2018-10-26 00:10:41 +02:00
|
|
|
// https://github.com/intel/ARM_NEON_2_x86_SSE/blob/master/NEON_2_SSE.h
|
|
|
|
|
2018-02-17 22:06:11 +01:00
|
|
|
using ChocolArm64.Decoder;
|
|
|
|
using ChocolArm64.State;
|
|
|
|
using ChocolArm64.Translation;
|
|
|
|
using System;
|
|
|
|
using System.Reflection.Emit;
|
2018-10-14 04:35:16 +02:00
|
|
|
using System.Runtime.Intrinsics.X86;
|
2018-02-17 22:06:11 +01:00
|
|
|
|
|
|
|
using static ChocolArm64.Instruction.AInstEmitSimdHelper;
|
|
|
|
|
|
|
|
namespace ChocolArm64.Instruction
|
|
|
|
{
|
|
|
|
static partial class AInstEmit
|
|
|
|
{
|
2018-09-17 06:54:05 +02:00
|
|
|
public static void Rshrn_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitVectorShrImmNarrowOpZx(Context, Round: true);
|
|
|
|
}
|
|
|
|
|
2018-02-17 22:06:11 +01:00
|
|
|
public static void Shl_S(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
EmitScalarUnaryOpZx(Context, () =>
|
|
|
|
{
|
|
|
|
Context.EmitLdc_I4(GetImmShl(Op));
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
Context.Emit(OpCodes.Shl);
|
|
|
|
});
|
2018-02-17 22:06:11 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
public static void Shl_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
2018-10-14 04:35:16 +02:00
|
|
|
if (AOptimizations.UseSse2 && Op.Size > 0)
|
2018-09-08 19:24:29 +02:00
|
|
|
{
|
2018-10-26 00:10:41 +02:00
|
|
|
Type[] TypesSll = new Type[] { VectorUIntTypesPerSizeLog2[Op.Size], typeof(byte) };
|
2018-10-14 04:35:16 +02:00
|
|
|
|
|
|
|
EmitLdvecWithUnsignedCast(Context, Op.Rn, Op.Size);
|
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
Context.EmitLdc_I4(GetImmShl(Op));
|
2018-10-26 00:10:41 +02:00
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), TypesSll));
|
2018-10-14 04:35:16 +02:00
|
|
|
|
|
|
|
EmitStvecWithUnsignedCast(Context, Op.Rd, Op.Size);
|
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorUnaryOpZx(Context, () =>
|
|
|
|
{
|
|
|
|
Context.EmitLdc_I4(GetImmShl(Op));
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Shl);
|
|
|
|
});
|
|
|
|
}
|
2018-02-17 22:06:11 +01:00
|
|
|
}
|
|
|
|
|
2018-03-10 03:28:38 +01:00
|
|
|
public static void Shll_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimd Op = (AOpCodeSimd)Context.CurrOp;
|
|
|
|
|
|
|
|
int Shift = 8 << Op.Size;
|
|
|
|
|
|
|
|
EmitVectorShImmWidenBinaryZx(Context, () => Context.Emit(OpCodes.Shl), Shift);
|
|
|
|
}
|
|
|
|
|
2018-02-17 22:06:11 +01:00
|
|
|
public static void Shrn_V(AILEmitterCtx Context)
|
|
|
|
{
|
2018-09-17 06:54:05 +02:00
|
|
|
EmitVectorShrImmNarrowOpZx(Context, Round: false);
|
2018-02-17 22:06:11 +01:00
|
|
|
}
|
|
|
|
|
2018-03-14 04:12:05 +01:00
|
|
|
public static void Sli_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
2018-07-14 18:13:02 +02:00
|
|
|
int Bytes = Op.GetBitsCount() >> 3;
|
|
|
|
int Elems = Bytes >> Op.Size;
|
2018-03-14 04:12:05 +01:00
|
|
|
|
2018-07-14 18:13:02 +02:00
|
|
|
int Shift = GetImmShl(Op);
|
2018-03-14 04:12:05 +01:00
|
|
|
|
2018-07-14 18:13:02 +02:00
|
|
|
ulong Mask = Shift != 0 ? ulong.MaxValue >> (64 - Shift) : 0;
|
2018-03-14 04:12:05 +01:00
|
|
|
|
2018-07-14 18:13:02 +02:00
|
|
|
for (int Index = 0; Index < Elems; Index++)
|
2018-03-14 04:12:05 +01:00
|
|
|
{
|
|
|
|
EmitVectorExtractZx(Context, Op.Rn, Index, Op.Size);
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(Shift);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Shl);
|
|
|
|
|
|
|
|
EmitVectorExtractZx(Context, Op.Rd, Index, Op.Size);
|
|
|
|
|
|
|
|
Context.EmitLdc_I8((long)Mask);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.And);
|
|
|
|
Context.Emit(OpCodes.Or);
|
|
|
|
|
|
|
|
EmitVectorInsert(Context, Op.Rd, Index, Op.Size);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
public static void Sqrshrn_S(AILEmitterCtx Context)
|
2018-07-14 18:13:02 +02:00
|
|
|
{
|
2018-09-17 06:54:05 +02:00
|
|
|
EmitRoundShrImmSaturatingNarrowOp(Context, ShrImmSaturatingNarrowFlags.ScalarSxSx);
|
|
|
|
}
|
2018-07-14 18:13:02 +02:00
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
public static void Sqrshrn_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitRoundShrImmSaturatingNarrowOp(Context, ShrImmSaturatingNarrowFlags.VectorSxSx);
|
|
|
|
}
|
2018-07-14 18:13:02 +02:00
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
public static void Sqrshrun_S(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitRoundShrImmSaturatingNarrowOp(Context, ShrImmSaturatingNarrowFlags.ScalarSxZx);
|
|
|
|
}
|
2018-07-14 18:13:02 +02:00
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
public static void Sqrshrun_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitRoundShrImmSaturatingNarrowOp(Context, ShrImmSaturatingNarrowFlags.VectorSxZx);
|
|
|
|
}
|
2018-07-14 18:13:02 +02:00
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
public static void Sqshrn_S(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitShrImmSaturatingNarrowOp(Context, ShrImmSaturatingNarrowFlags.ScalarSxSx);
|
|
|
|
}
|
2018-07-14 18:13:02 +02:00
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
public static void Sqshrn_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitShrImmSaturatingNarrowOp(Context, ShrImmSaturatingNarrowFlags.VectorSxSx);
|
|
|
|
}
|
2018-07-14 18:13:02 +02:00
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
public static void Sqshrun_S(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitShrImmSaturatingNarrowOp(Context, ShrImmSaturatingNarrowFlags.ScalarSxZx);
|
|
|
|
}
|
2018-07-14 18:13:02 +02:00
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
public static void Sqshrun_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitShrImmSaturatingNarrowOp(Context, ShrImmSaturatingNarrowFlags.VectorSxZx);
|
2018-07-14 18:13:02 +02:00
|
|
|
}
|
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
public static void Srshr_S(AILEmitterCtx Context)
|
2018-07-14 18:13:02 +02:00
|
|
|
{
|
2018-09-08 19:24:29 +02:00
|
|
|
EmitScalarShrImmOpSx(Context, ShrImmFlags.Round);
|
|
|
|
}
|
2018-07-14 18:13:02 +02:00
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
public static void Srshr_V(AILEmitterCtx Context)
|
|
|
|
{
|
2018-10-26 00:10:41 +02:00
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
|
|
|
if (AOptimizations.UseSse2 && Op.Size > 0
|
|
|
|
&& Op.Size < 3)
|
|
|
|
{
|
|
|
|
Type[] TypesShs = new Type[] { VectorIntTypesPerSizeLog2[Op.Size], typeof(byte) };
|
|
|
|
Type[] TypesAdd = new Type[] { VectorIntTypesPerSizeLog2[Op.Size], VectorIntTypesPerSizeLog2[Op.Size] };
|
|
|
|
|
|
|
|
int Shift = GetImmShr(Op);
|
|
|
|
int ESize = 8 << Op.Size;
|
|
|
|
|
|
|
|
EmitLdvecWithSignedCast(Context, Op.Rn, Op.Size);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Dup);
|
|
|
|
Context.EmitStvectmp();
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(ESize - Shift);
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), TypesShs));
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(ESize - 1);
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), TypesShs));
|
|
|
|
|
|
|
|
Context.EmitLdvectmp();
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(Shift);
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightArithmetic), TypesShs));
|
|
|
|
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), TypesAdd));
|
|
|
|
|
|
|
|
EmitStvecWithSignedCast(Context, Op.Rd, Op.Size);
|
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorShrImmOpSx(Context, ShrImmFlags.Round);
|
|
|
|
}
|
2018-09-08 19:24:29 +02:00
|
|
|
}
|
2018-07-14 18:13:02 +02:00
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
public static void Srsra_S(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitScalarShrImmOpSx(Context, ShrImmFlags.Round | ShrImmFlags.Accumulate);
|
|
|
|
}
|
2018-07-14 18:13:02 +02:00
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
public static void Srsra_V(AILEmitterCtx Context)
|
|
|
|
{
|
2018-10-26 00:10:41 +02:00
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
|
|
|
if (AOptimizations.UseSse2 && Op.Size > 0
|
|
|
|
&& Op.Size < 3)
|
|
|
|
{
|
|
|
|
Type[] TypesShs = new Type[] { VectorIntTypesPerSizeLog2[Op.Size], typeof(byte) };
|
|
|
|
Type[] TypesAdd = new Type[] { VectorIntTypesPerSizeLog2[Op.Size], VectorIntTypesPerSizeLog2[Op.Size] };
|
|
|
|
|
|
|
|
int Shift = GetImmShr(Op);
|
|
|
|
int ESize = 8 << Op.Size;
|
|
|
|
|
|
|
|
EmitLdvecWithSignedCast(Context, Op.Rd, Op.Size);
|
|
|
|
EmitLdvecWithSignedCast(Context, Op.Rn, Op.Size);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Dup);
|
|
|
|
Context.EmitStvectmp();
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(ESize - Shift);
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), TypesShs));
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(ESize - 1);
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), TypesShs));
|
|
|
|
|
|
|
|
Context.EmitLdvectmp();
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(Shift);
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightArithmetic), TypesShs));
|
|
|
|
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), TypesAdd));
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), TypesAdd));
|
|
|
|
|
|
|
|
EmitStvecWithSignedCast(Context, Op.Rd, Op.Size);
|
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorShrImmOpSx(Context, ShrImmFlags.Round | ShrImmFlags.Accumulate);
|
|
|
|
}
|
2018-07-14 18:13:02 +02:00
|
|
|
}
|
|
|
|
|
2018-02-17 22:06:11 +01:00
|
|
|
public static void Sshl_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitVectorShl(Context, Signed: true);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Sshll_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
2018-07-14 18:13:02 +02:00
|
|
|
EmitVectorShImmWidenBinarySx(Context, () => Context.Emit(OpCodes.Shl), GetImmShl(Op));
|
2018-02-17 22:06:11 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
public static void Sshr_S(AILEmitterCtx Context)
|
|
|
|
{
|
2018-09-08 19:24:29 +02:00
|
|
|
EmitShrImmOp(Context, ShrImmFlags.ScalarSx);
|
2018-02-17 22:06:11 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
public static void Sshr_V(AILEmitterCtx Context)
|
|
|
|
{
|
2018-10-14 04:35:16 +02:00
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
|
|
|
if (AOptimizations.UseSse2 && Op.Size > 0
|
|
|
|
&& Op.Size < 3)
|
|
|
|
{
|
2018-10-26 00:10:41 +02:00
|
|
|
Type[] TypesSra = new Type[] { VectorIntTypesPerSizeLog2[Op.Size], typeof(byte) };
|
2018-10-14 04:35:16 +02:00
|
|
|
|
|
|
|
EmitLdvecWithSignedCast(Context, Op.Rn, Op.Size);
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(GetImmShr(Op));
|
2018-10-26 00:10:41 +02:00
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightArithmetic), TypesSra));
|
2018-10-14 04:35:16 +02:00
|
|
|
|
|
|
|
EmitStvecWithSignedCast(Context, Op.Rd, Op.Size);
|
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitShrImmOp(Context, ShrImmFlags.VectorSx);
|
|
|
|
}
|
2018-09-08 19:24:29 +02:00
|
|
|
}
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
public static void Ssra_S(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitScalarShrImmOpSx(Context, ShrImmFlags.Accumulate);
|
2018-03-10 04:00:31 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
public static void Ssra_V(AILEmitterCtx Context)
|
|
|
|
{
|
2018-10-14 04:35:16 +02:00
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
|
|
|
if (AOptimizations.UseSse2 && Op.Size > 0
|
|
|
|
&& Op.Size < 3)
|
|
|
|
{
|
|
|
|
Type[] TypesSra = new Type[] { VectorIntTypesPerSizeLog2[Op.Size], typeof(byte) };
|
|
|
|
Type[] TypesAdd = new Type[] { VectorIntTypesPerSizeLog2[Op.Size], VectorIntTypesPerSizeLog2[Op.Size] };
|
|
|
|
|
|
|
|
EmitLdvecWithSignedCast(Context, Op.Rd, Op.Size);
|
|
|
|
EmitLdvecWithSignedCast(Context, Op.Rn, Op.Size);
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(GetImmShr(Op));
|
|
|
|
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightArithmetic), TypesSra));
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), TypesAdd));
|
|
|
|
|
|
|
|
EmitStvecWithSignedCast(Context, Op.Rd, Op.Size);
|
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorShrImmOpSx(Context, ShrImmFlags.Accumulate);
|
|
|
|
}
|
2018-09-08 19:24:29 +02:00
|
|
|
}
|
2018-03-10 04:00:31 +01:00
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
public static void Uqrshrn_S(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitRoundShrImmSaturatingNarrowOp(Context, ShrImmSaturatingNarrowFlags.ScalarZxZx);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Uqrshrn_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitRoundShrImmSaturatingNarrowOp(Context, ShrImmSaturatingNarrowFlags.VectorZxZx);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Uqshrn_S(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitShrImmSaturatingNarrowOp(Context, ShrImmSaturatingNarrowFlags.ScalarZxZx);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Uqshrn_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitShrImmSaturatingNarrowOp(Context, ShrImmSaturatingNarrowFlags.VectorZxZx);
|
|
|
|
}
|
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
public static void Urshr_S(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitScalarShrImmOpZx(Context, ShrImmFlags.Round);
|
|
|
|
}
|
2018-03-10 04:00:31 +01:00
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
public static void Urshr_V(AILEmitterCtx Context)
|
|
|
|
{
|
2018-10-26 00:10:41 +02:00
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
|
|
|
if (AOptimizations.UseSse2 && Op.Size > 0)
|
|
|
|
{
|
|
|
|
Type[] TypesShs = new Type[] { VectorUIntTypesPerSizeLog2[Op.Size], typeof(byte) };
|
|
|
|
Type[] TypesAdd = new Type[] { VectorUIntTypesPerSizeLog2[Op.Size], VectorUIntTypesPerSizeLog2[Op.Size] };
|
|
|
|
|
|
|
|
int Shift = GetImmShr(Op);
|
|
|
|
int ESize = 8 << Op.Size;
|
|
|
|
|
|
|
|
EmitLdvecWithUnsignedCast(Context, Op.Rn, Op.Size);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Dup);
|
|
|
|
Context.EmitStvectmp();
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(ESize - Shift);
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), TypesShs));
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(ESize - 1);
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), TypesShs));
|
|
|
|
|
|
|
|
Context.EmitLdvectmp();
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(Shift);
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), TypesShs));
|
|
|
|
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), TypesAdd));
|
|
|
|
|
|
|
|
EmitStvecWithUnsignedCast(Context, Op.Rd, Op.Size);
|
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorShrImmOpZx(Context, ShrImmFlags.Round);
|
|
|
|
}
|
2018-09-08 19:24:29 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
public static void Ursra_S(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitScalarShrImmOpZx(Context, ShrImmFlags.Round | ShrImmFlags.Accumulate);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Ursra_V(AILEmitterCtx Context)
|
|
|
|
{
|
2018-10-26 00:10:41 +02:00
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
|
|
|
if (AOptimizations.UseSse2 && Op.Size > 0)
|
|
|
|
{
|
|
|
|
Type[] TypesShs = new Type[] { VectorUIntTypesPerSizeLog2[Op.Size], typeof(byte) };
|
|
|
|
Type[] TypesAdd = new Type[] { VectorUIntTypesPerSizeLog2[Op.Size], VectorUIntTypesPerSizeLog2[Op.Size] };
|
|
|
|
|
|
|
|
int Shift = GetImmShr(Op);
|
|
|
|
int ESize = 8 << Op.Size;
|
|
|
|
|
|
|
|
EmitLdvecWithUnsignedCast(Context, Op.Rd, Op.Size);
|
|
|
|
EmitLdvecWithUnsignedCast(Context, Op.Rn, Op.Size);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Dup);
|
|
|
|
Context.EmitStvectmp();
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(ESize - Shift);
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), TypesShs));
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(ESize - 1);
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), TypesShs));
|
|
|
|
|
|
|
|
Context.EmitLdvectmp();
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(Shift);
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), TypesShs));
|
|
|
|
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), TypesAdd));
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), TypesAdd));
|
|
|
|
|
|
|
|
EmitStvecWithUnsignedCast(Context, Op.Rd, Op.Size);
|
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorShrImmOpZx(Context, ShrImmFlags.Round | ShrImmFlags.Accumulate);
|
|
|
|
}
|
2018-02-17 22:06:11 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
public static void Ushl_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitVectorShl(Context, Signed: false);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Ushll_V(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
2018-07-14 18:13:02 +02:00
|
|
|
EmitVectorShImmWidenBinaryZx(Context, () => Context.Emit(OpCodes.Shl), GetImmShl(Op));
|
2018-02-17 22:06:11 +01:00
|
|
|
}
|
|
|
|
|
2018-02-20 18:39:03 +01:00
|
|
|
public static void Ushr_S(AILEmitterCtx Context)
|
|
|
|
{
|
2018-09-08 19:24:29 +02:00
|
|
|
EmitShrImmOp(Context, ShrImmFlags.ScalarZx);
|
2018-02-20 18:39:03 +01:00
|
|
|
}
|
|
|
|
|
2018-02-17 22:06:11 +01:00
|
|
|
public static void Ushr_V(AILEmitterCtx Context)
|
|
|
|
{
|
2018-10-14 04:35:16 +02:00
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
|
|
|
if (AOptimizations.UseSse2 && Op.Size > 0)
|
|
|
|
{
|
2018-10-26 00:10:41 +02:00
|
|
|
Type[] TypesSrl = new Type[] { VectorUIntTypesPerSizeLog2[Op.Size], typeof(byte) };
|
2018-10-14 04:35:16 +02:00
|
|
|
|
|
|
|
EmitLdvecWithUnsignedCast(Context, Op.Rn, Op.Size);
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(GetImmShr(Op));
|
2018-10-26 00:10:41 +02:00
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), TypesSrl));
|
2018-10-14 04:35:16 +02:00
|
|
|
|
|
|
|
EmitStvecWithUnsignedCast(Context, Op.Rd, Op.Size);
|
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitShrImmOp(Context, ShrImmFlags.VectorZx);
|
|
|
|
}
|
2018-09-08 19:24:29 +02:00
|
|
|
}
|
2018-02-20 18:39:03 +01:00
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
public static void Usra_S(AILEmitterCtx Context)
|
|
|
|
{
|
|
|
|
EmitScalarShrImmOpZx(Context, ShrImmFlags.Accumulate);
|
2018-02-17 22:06:11 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
public static void Usra_V(AILEmitterCtx Context)
|
|
|
|
{
|
2018-10-14 04:35:16 +02:00
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
|
|
|
if (AOptimizations.UseSse2 && Op.Size > 0)
|
|
|
|
{
|
|
|
|
Type[] TypesSrl = new Type[] { VectorUIntTypesPerSizeLog2[Op.Size], typeof(byte) };
|
|
|
|
Type[] TypesAdd = new Type[] { VectorUIntTypesPerSizeLog2[Op.Size], VectorUIntTypesPerSizeLog2[Op.Size] };
|
|
|
|
|
|
|
|
EmitLdvecWithUnsignedCast(Context, Op.Rd, Op.Size);
|
|
|
|
EmitLdvecWithUnsignedCast(Context, Op.Rn, Op.Size);
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(GetImmShr(Op));
|
|
|
|
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), TypesSrl));
|
|
|
|
Context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), TypesAdd));
|
|
|
|
|
|
|
|
EmitStvecWithUnsignedCast(Context, Op.Rd, Op.Size);
|
|
|
|
|
|
|
|
if (Op.RegisterSize == ARegisterSize.SIMD64)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorShrImmOpZx(Context, ShrImmFlags.Accumulate);
|
|
|
|
}
|
2018-02-17 22:06:11 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorShl(AILEmitterCtx Context, bool Signed)
|
|
|
|
{
|
|
|
|
//This instruction shifts the value on vector A by the number of bits
|
|
|
|
//specified on the signed, lower 8 bits of vector B. If the shift value
|
|
|
|
//is greater or equal to the data size of each lane, then the result is zero.
|
|
|
|
//Additionally, negative shifts produces right shifts by the negated shift value.
|
|
|
|
AOpCodeSimd Op = (AOpCodeSimd)Context.CurrOp;
|
|
|
|
|
|
|
|
int MaxShift = 8 << Op.Size;
|
|
|
|
|
|
|
|
Action Emit = () =>
|
|
|
|
{
|
|
|
|
AILLabel LblShl = new AILLabel();
|
|
|
|
AILLabel LblZero = new AILLabel();
|
|
|
|
AILLabel LblEnd = new AILLabel();
|
|
|
|
|
|
|
|
void EmitShift(OpCode ILOp)
|
|
|
|
{
|
|
|
|
Context.Emit(OpCodes.Dup);
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(MaxShift);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Bge_S, LblZero);
|
|
|
|
Context.Emit(ILOp);
|
|
|
|
Context.Emit(OpCodes.Br_S, LblEnd);
|
|
|
|
}
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Conv_I1);
|
|
|
|
Context.Emit(OpCodes.Dup);
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(0);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Bge_S, LblShl);
|
|
|
|
Context.Emit(OpCodes.Neg);
|
|
|
|
|
|
|
|
EmitShift(Signed
|
|
|
|
? OpCodes.Shr
|
|
|
|
: OpCodes.Shr_Un);
|
|
|
|
|
|
|
|
Context.MarkLabel(LblShl);
|
|
|
|
|
|
|
|
EmitShift(OpCodes.Shl);
|
|
|
|
|
|
|
|
Context.MarkLabel(LblZero);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Pop);
|
|
|
|
Context.Emit(OpCodes.Pop);
|
|
|
|
|
|
|
|
Context.EmitLdc_I8(0);
|
|
|
|
|
|
|
|
Context.MarkLabel(LblEnd);
|
|
|
|
};
|
|
|
|
|
|
|
|
if (Signed)
|
|
|
|
{
|
|
|
|
EmitVectorBinaryOpSx(Context, Emit);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
EmitVectorBinaryOpZx(Context, Emit);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-07-14 18:13:02 +02:00
|
|
|
[Flags]
|
2018-09-08 19:24:29 +02:00
|
|
|
private enum ShrImmFlags
|
2018-07-14 18:13:02 +02:00
|
|
|
{
|
2018-09-08 19:24:29 +02:00
|
|
|
Scalar = 1 << 0,
|
|
|
|
Signed = 1 << 1,
|
|
|
|
|
|
|
|
Round = 1 << 2,
|
|
|
|
Accumulate = 1 << 3,
|
2018-07-14 18:13:02 +02:00
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
ScalarSx = Scalar | Signed,
|
|
|
|
ScalarZx = Scalar,
|
2018-07-14 18:13:02 +02:00
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
VectorSx = Signed,
|
|
|
|
VectorZx = 0
|
2018-07-14 18:13:02 +02:00
|
|
|
}
|
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
private static void EmitScalarShrImmOpSx(AILEmitterCtx Context, ShrImmFlags Flags)
|
2018-02-17 22:06:11 +01:00
|
|
|
{
|
2018-09-08 19:24:29 +02:00
|
|
|
EmitShrImmOp(Context, ShrImmFlags.ScalarSx | Flags);
|
2018-02-17 22:06:11 +01:00
|
|
|
}
|
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
private static void EmitScalarShrImmOpZx(AILEmitterCtx Context, ShrImmFlags Flags)
|
2018-02-17 22:06:11 +01:00
|
|
|
{
|
2018-09-08 19:24:29 +02:00
|
|
|
EmitShrImmOp(Context, ShrImmFlags.ScalarZx | Flags);
|
2018-02-17 22:06:11 +01:00
|
|
|
}
|
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
private static void EmitVectorShrImmOpSx(AILEmitterCtx Context, ShrImmFlags Flags)
|
2018-03-10 04:00:31 +01:00
|
|
|
{
|
2018-09-08 19:24:29 +02:00
|
|
|
EmitShrImmOp(Context, ShrImmFlags.VectorSx | Flags);
|
2018-07-14 18:13:02 +02:00
|
|
|
}
|
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
private static void EmitVectorShrImmOpZx(AILEmitterCtx Context, ShrImmFlags Flags)
|
2018-07-14 18:13:02 +02:00
|
|
|
{
|
2018-09-08 19:24:29 +02:00
|
|
|
EmitShrImmOp(Context, ShrImmFlags.VectorZx | Flags);
|
2018-03-10 04:00:31 +01:00
|
|
|
}
|
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
private static void EmitShrImmOp(AILEmitterCtx Context, ShrImmFlags Flags)
|
2018-02-17 22:06:11 +01:00
|
|
|
{
|
2018-09-08 19:24:29 +02:00
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
bool Scalar = (Flags & ShrImmFlags.Scalar) != 0;
|
|
|
|
bool Signed = (Flags & ShrImmFlags.Signed) != 0;
|
|
|
|
bool Round = (Flags & ShrImmFlags.Round) != 0;
|
|
|
|
bool Accumulate = (Flags & ShrImmFlags.Accumulate) != 0;
|
|
|
|
|
|
|
|
int Shift = GetImmShr(Op);
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
long RoundConst = 1L << (Shift - 1);
|
|
|
|
|
|
|
|
int Bytes = Op.GetBitsCount() >> 3;
|
|
|
|
int Elems = !Scalar ? Bytes >> Op.Size : 1;
|
2018-07-14 18:13:02 +02:00
|
|
|
|
|
|
|
for (int Index = 0; Index < Elems; Index++)
|
2018-02-17 22:06:11 +01:00
|
|
|
{
|
2018-09-08 19:24:29 +02:00
|
|
|
EmitVectorExtract(Context, Op.Rn, Index, Op.Size, Signed);
|
|
|
|
|
|
|
|
if (Op.Size <= 2)
|
2018-03-10 04:00:31 +01:00
|
|
|
{
|
2018-09-08 19:24:29 +02:00
|
|
|
if (Round)
|
|
|
|
{
|
|
|
|
Context.EmitLdc_I8(RoundConst);
|
2018-03-10 04:00:31 +01:00
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
Context.Emit(OpCodes.Add);
|
|
|
|
}
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(Shift);
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
Context.Emit(Signed ? OpCodes.Shr : OpCodes.Shr_Un);
|
|
|
|
}
|
|
|
|
else /* if (Op.Size == 3) */
|
2018-07-14 18:13:02 +02:00
|
|
|
{
|
2018-09-08 19:24:29 +02:00
|
|
|
EmitShrImm_64(Context, Signed, Round ? RoundConst : 0L, Shift);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (Accumulate)
|
|
|
|
{
|
|
|
|
EmitVectorExtract(Context, Op.Rd, Index, Op.Size, Signed);
|
2018-07-14 18:13:02 +02:00
|
|
|
|
|
|
|
Context.Emit(OpCodes.Add);
|
|
|
|
}
|
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
EmitVectorInsertTmp(Context, Index, Op.Size);
|
|
|
|
}
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
Context.EmitLdvectmp();
|
|
|
|
Context.EmitStvec(Op.Rd);
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-09-08 19:24:29 +02:00
|
|
|
if ((Op.RegisterSize == ARegisterSize.SIMD64) || Scalar)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
2018-02-17 22:06:11 +01:00
|
|
|
}
|
2018-09-08 19:24:29 +02:00
|
|
|
}
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
private static void EmitVectorShrImmNarrowOpZx(AILEmitterCtx Context, bool Round)
|
2018-09-08 19:24:29 +02:00
|
|
|
{
|
2018-09-17 06:54:05 +02:00
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
|
|
|
|
|
|
|
int Shift = GetImmShr(Op);
|
|
|
|
|
|
|
|
long RoundConst = 1L << (Shift - 1);
|
|
|
|
|
|
|
|
int Elems = 8 >> Op.Size;
|
|
|
|
|
|
|
|
int Part = Op.RegisterSize == ARegisterSize.SIMD128 ? Elems : 0;
|
|
|
|
|
|
|
|
if (Part != 0)
|
2018-02-17 22:06:11 +01:00
|
|
|
{
|
2018-09-17 06:54:05 +02:00
|
|
|
Context.EmitLdvec(Op.Rd);
|
|
|
|
Context.EmitStvectmp();
|
2018-02-17 22:06:11 +01:00
|
|
|
}
|
2018-09-08 19:24:29 +02:00
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
for (int Index = 0; Index < Elems; Index++)
|
|
|
|
{
|
|
|
|
EmitVectorExtractZx(Context, Op.Rn, Index, Op.Size + 1);
|
2018-09-08 19:24:29 +02:00
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
if (Round)
|
|
|
|
{
|
|
|
|
Context.EmitLdc_I8(RoundConst);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Add);
|
|
|
|
}
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(Shift);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Shr_Un);
|
|
|
|
|
|
|
|
EmitVectorInsertTmp(Context, Part + Index, Op.Size);
|
|
|
|
}
|
|
|
|
|
|
|
|
Context.EmitLdvectmp();
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
|
|
|
|
if (Part == 0)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
|
|
|
}
|
2018-02-17 22:06:11 +01:00
|
|
|
}
|
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
[Flags]
|
|
|
|
private enum ShrImmSaturatingNarrowFlags
|
2018-02-17 22:06:11 +01:00
|
|
|
{
|
2018-09-17 06:54:05 +02:00
|
|
|
Scalar = 1 << 0,
|
|
|
|
SignedSrc = 1 << 1,
|
|
|
|
SignedDst = 1 << 2,
|
|
|
|
|
|
|
|
Round = 1 << 3,
|
|
|
|
|
|
|
|
ScalarSxSx = Scalar | SignedSrc | SignedDst,
|
|
|
|
ScalarSxZx = Scalar | SignedSrc,
|
|
|
|
ScalarZxZx = Scalar,
|
|
|
|
|
|
|
|
VectorSxSx = SignedSrc | SignedDst,
|
|
|
|
VectorSxZx = SignedSrc,
|
|
|
|
VectorZxZx = 0
|
2018-02-17 22:06:11 +01:00
|
|
|
}
|
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
private static void EmitRoundShrImmSaturatingNarrowOp(AILEmitterCtx Context, ShrImmSaturatingNarrowFlags Flags)
|
2018-02-17 22:06:11 +01:00
|
|
|
{
|
2018-09-17 06:54:05 +02:00
|
|
|
EmitShrImmSaturatingNarrowOp(Context, ShrImmSaturatingNarrowFlags.Round | Flags);
|
2018-02-17 22:06:11 +01:00
|
|
|
}
|
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
private static void EmitShrImmSaturatingNarrowOp(AILEmitterCtx Context, ShrImmSaturatingNarrowFlags Flags)
|
2018-02-17 22:06:11 +01:00
|
|
|
{
|
2018-09-17 06:54:05 +02:00
|
|
|
AOpCodeSimdShImm Op = (AOpCodeSimdShImm)Context.CurrOp;
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
bool Scalar = (Flags & ShrImmSaturatingNarrowFlags.Scalar) != 0;
|
|
|
|
bool SignedSrc = (Flags & ShrImmSaturatingNarrowFlags.SignedSrc) != 0;
|
|
|
|
bool SignedDst = (Flags & ShrImmSaturatingNarrowFlags.SignedDst) != 0;
|
|
|
|
bool Round = (Flags & ShrImmSaturatingNarrowFlags.Round) != 0;
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
int Shift = GetImmShr(Op);
|
|
|
|
|
|
|
|
long RoundConst = 1L << (Shift - 1);
|
|
|
|
|
|
|
|
int Elems = !Scalar ? 8 >> Op.Size : 1;
|
|
|
|
|
|
|
|
int Part = !Scalar && (Op.RegisterSize == ARegisterSize.SIMD128) ? Elems : 0;
|
|
|
|
|
|
|
|
if (Scalar)
|
|
|
|
{
|
|
|
|
EmitVectorZeroLowerTmp(Context);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (Part != 0)
|
|
|
|
{
|
|
|
|
Context.EmitLdvec(Op.Rd);
|
|
|
|
Context.EmitStvectmp();
|
|
|
|
}
|
2018-02-17 22:06:11 +01:00
|
|
|
|
|
|
|
for (int Index = 0; Index < Elems; Index++)
|
|
|
|
{
|
2018-09-17 06:54:05 +02:00
|
|
|
EmitVectorExtract(Context, Op.Rn, Index, Op.Size + 1, SignedSrc);
|
|
|
|
|
|
|
|
if (Op.Size <= 1 || !Round)
|
|
|
|
{
|
|
|
|
if (Round)
|
|
|
|
{
|
|
|
|
Context.EmitLdc_I8(RoundConst);
|
|
|
|
|
|
|
|
Context.Emit(OpCodes.Add);
|
|
|
|
}
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(Shift);
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
Context.Emit(SignedSrc ? OpCodes.Shr : OpCodes.Shr_Un);
|
|
|
|
}
|
|
|
|
else /* if (Op.Size == 2 && Round) */
|
|
|
|
{
|
|
|
|
EmitShrImm_64(Context, SignedSrc, RoundConst, Shift); // Shift <= 32
|
|
|
|
}
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
EmitSatQ(Context, Op.Size, SignedSrc, SignedDst);
|
2018-02-17 22:06:11 +01:00
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
EmitVectorInsertTmp(Context, Part + Index, Op.Size);
|
2018-02-17 22:06:11 +01:00
|
|
|
}
|
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
Context.EmitLdvectmp();
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
|
2018-02-17 22:06:11 +01:00
|
|
|
if (Part == 0)
|
|
|
|
{
|
|
|
|
EmitVectorZeroUpper(Context, Op.Rd);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-09-17 06:54:05 +02:00
|
|
|
// Dst_64 = (Int(Src_64, Signed) + RoundConst) >> Shift;
|
|
|
|
private static void EmitShrImm_64(
|
|
|
|
AILEmitterCtx Context,
|
|
|
|
bool Signed,
|
|
|
|
long RoundConst,
|
|
|
|
int Shift)
|
|
|
|
{
|
|
|
|
Context.EmitLdc_I8(RoundConst);
|
|
|
|
Context.EmitLdc_I4(Shift);
|
|
|
|
|
|
|
|
ASoftFallback.EmitCall(Context, Signed
|
|
|
|
? nameof(ASoftFallback.SignedShrImm_64)
|
|
|
|
: nameof(ASoftFallback.UnsignedShrImm_64));
|
|
|
|
}
|
|
|
|
|
2018-02-17 22:06:11 +01:00
|
|
|
private static void EmitVectorShImmWidenBinarySx(AILEmitterCtx Context, Action Emit, int Imm)
|
|
|
|
{
|
|
|
|
EmitVectorShImmWidenBinaryOp(Context, Emit, Imm, true);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorShImmWidenBinaryZx(AILEmitterCtx Context, Action Emit, int Imm)
|
|
|
|
{
|
|
|
|
EmitVectorShImmWidenBinaryOp(Context, Emit, Imm, false);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void EmitVectorShImmWidenBinaryOp(AILEmitterCtx Context, Action Emit, int Imm, bool Signed)
|
|
|
|
{
|
2018-03-10 03:28:38 +01:00
|
|
|
AOpCodeSimd Op = (AOpCodeSimd)Context.CurrOp;
|
2018-02-17 22:06:11 +01:00
|
|
|
|
|
|
|
int Elems = 8 >> Op.Size;
|
|
|
|
|
|
|
|
int Part = Op.RegisterSize == ARegisterSize.SIMD128 ? Elems : 0;
|
|
|
|
|
|
|
|
for (int Index = 0; Index < Elems; Index++)
|
|
|
|
{
|
|
|
|
EmitVectorExtract(Context, Op.Rn, Part + Index, Op.Size, Signed);
|
|
|
|
|
|
|
|
Context.EmitLdc_I4(Imm);
|
|
|
|
|
|
|
|
Emit();
|
|
|
|
|
|
|
|
EmitVectorInsertTmp(Context, Index, Op.Size + 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
Context.EmitLdvectmp();
|
|
|
|
Context.EmitStvec(Op.Rd);
|
|
|
|
}
|
|
|
|
}
|
2018-09-08 19:24:29 +02:00
|
|
|
}
|