mirror of
https://github.com/GreemDev/Ryujinx
synced 2024-12-26 22:06:45 +01:00
5e724cf24e
* Delete DelegateTypes.cs * Delete DelegateCache.cs * Add files via upload * Update Horizon.cs * Update Program.cs * Update MainWindow.cs * Update Aot.cs * Update RelocEntry.cs * Update Translator.cs * Update MemoryManager.cs * Update InstEmitMemoryHelper.cs * Update Delegates.cs * Nit. * Nit. * Nit. * 10 fewer MSIL bytes for us * Add comment. Nits. * Update Translator.cs * Update Aot.cs * Nits. * Opt.. * Opt.. * Opt.. * Opt.. * Allow to change compression level. * Update MemoryManager.cs * Update Translator.cs * Manage corner cases during the save phase. Nits. * Update Aot.cs * Translator response tweak for Aot disabled. Nit. * Nit. * Nits. * Create DelegateHelpers.cs * Update Delegates.cs * Nit. * Nit. * Nits. * Fix due to #784. * Fixes due to #757 & #841. * Fix due to #846. * Fix due to #847. * Use MethodInfo for managed method calls. Use IR methods instead of managed methods about Max/Min (S/U). Follow-ups & Nits. * Add missing exception messages. Reintroduce slow path for Fmov_Vi. Implement slow path for Fmov_Si. * Switch to the new folder structure. Nits. * Impl. index-based relocation information. Impl. cache file version field. * Nit. * Address gdkchan comments. Mainly: - fixed cache file corruption issue on exit; - exposed a way to disable AOT on the GUI. * Address AcK77 comment. * Address Thealexbarney, jduncanator & emmauss comments. Header magic, CpuId (FI) & Aot -> Ptc. * Adaptation to the new application reloading system. Improvements to the call system of managed methods. Follow-ups. Nits. * Get the same boot times as on master when PTC is disabled. * Profiled Aot. * A32 support (#897). * #975 support (1 of 2). * #975 support (2 of 2). * Rebase fix & nits. * Some fixes and nits (still one bug left). * One fix & nits. * Tests fix (by gdk) & nits. * Support translations not only in high quality and rejit. Nits. * Added possibility to skip translations and continue execution, using `ESC` key. * Update SettingsWindow.cs * Update GLRenderer.cs * Update Ptc.cs * Disabled Profiled PTC by default as requested in the past by gdk. * Fix rejit bug. Increased number of parallel translations. Add stack unwinding stuffs support (1 of 2). Nits. * Add stack unwinding stuffs support (2 of 2). Tuned number of parallel translations. * Restored the ability to assemble jumps with 8-bit offset when Profiled PTC is disabled or during profiling. Modifications due to rebase. Nits. * Limited profiling of the functions to be translated to the addresses belonging to the range of static objects only. * Nits. * Nits. * Update Delegates.cs * Nit. * Update InstEmitSimdArithmetic.cs * Address riperiperi comments. * Fixed the issue of unjustifiably longer boot times at the second boot than at the first boot, measured at the same time or reference point and with the same number of translated functions. * Implemented a simple redundant load/save mechanism. Halved the value of Decoder.MaxInstsPerFunction more appropriate for the current performance of the Translator. Replaced by Logger.PrintError to Logger.PrintDebug in TexturePool.cs about the supposed invalid texture format to avoid the spawn of the log. Nits. * Nit. Improved Logger.PrintError in TexturePool.cs to avoid log spawn. Added missing code for FZ handling (in output) for fp max/min instructions (slow paths). * Add configuration migration for PTC Co-authored-by: Thog <me@thog.eu>
184 lines
No EOL
6.8 KiB
C#
184 lines
No EOL
6.8 KiB
C#
using ARMeilleure.Decoders;
|
|
using ARMeilleure.IntermediateRepresentation;
|
|
using ARMeilleure.Translation;
|
|
using System;
|
|
using System.Diagnostics;
|
|
|
|
using static ARMeilleure.Instructions.InstEmitHelper;
|
|
using static ARMeilleure.Instructions.InstEmitMemoryExHelper;
|
|
using static ARMeilleure.IntermediateRepresentation.OperandHelper;
|
|
|
|
namespace ARMeilleure.Instructions
|
|
{
|
|
static partial class InstEmit
|
|
{
|
|
[Flags]
|
|
private enum AccessType
|
|
{
|
|
None = 0,
|
|
Ordered = 1,
|
|
Exclusive = 2,
|
|
OrderedEx = Ordered | Exclusive
|
|
}
|
|
|
|
public static void Clrex(ArmEmitterContext context)
|
|
{
|
|
context.Call(typeof(NativeInterface).GetMethod(nameof(NativeInterface.ClearExclusive)));
|
|
}
|
|
|
|
public static void Dmb(ArmEmitterContext context) => EmitBarrier(context);
|
|
public static void Dsb(ArmEmitterContext context) => EmitBarrier(context);
|
|
|
|
public static void Ldar(ArmEmitterContext context) => EmitLdr(context, AccessType.Ordered);
|
|
public static void Ldaxr(ArmEmitterContext context) => EmitLdr(context, AccessType.OrderedEx);
|
|
public static void Ldxr(ArmEmitterContext context) => EmitLdr(context, AccessType.Exclusive);
|
|
public static void Ldxp(ArmEmitterContext context) => EmitLdp(context, AccessType.Exclusive);
|
|
public static void Ldaxp(ArmEmitterContext context) => EmitLdp(context, AccessType.OrderedEx);
|
|
|
|
private static void EmitLdr(ArmEmitterContext context, AccessType accType)
|
|
{
|
|
EmitLoadEx(context, accType, pair: false);
|
|
}
|
|
|
|
private static void EmitLdp(ArmEmitterContext context, AccessType accType)
|
|
{
|
|
EmitLoadEx(context, accType, pair: true);
|
|
}
|
|
|
|
private static void EmitLoadEx(ArmEmitterContext context, AccessType accType, bool pair)
|
|
{
|
|
OpCodeMemEx op = (OpCodeMemEx)context.CurrOp;
|
|
|
|
bool ordered = (accType & AccessType.Ordered) != 0;
|
|
bool exclusive = (accType & AccessType.Exclusive) != 0;
|
|
|
|
if (ordered)
|
|
{
|
|
EmitBarrier(context);
|
|
}
|
|
|
|
Operand address = context.Copy(GetIntOrSP(context, op.Rn));
|
|
|
|
if (pair)
|
|
{
|
|
// Exclusive loads should be atomic. For pairwise loads, we need to
|
|
// read all the data at once. For a 32-bits pairwise load, we do a
|
|
// simple 64-bits load, for a 128-bits load, we need to call a special
|
|
// method to read 128-bits atomically.
|
|
if (op.Size == 2)
|
|
{
|
|
Operand value = EmitLoadExclusive(context, address, exclusive, 3);
|
|
|
|
Operand valueLow = context.ConvertI64ToI32(value);
|
|
|
|
valueLow = context.ZeroExtend32(OperandType.I64, valueLow);
|
|
|
|
Operand valueHigh = context.ShiftRightUI(value, Const(32));
|
|
|
|
SetIntOrZR(context, op.Rt, valueLow);
|
|
SetIntOrZR(context, op.Rt2, valueHigh);
|
|
}
|
|
else if (op.Size == 3)
|
|
{
|
|
Operand value = EmitLoadExclusive(context, address, exclusive, 4);
|
|
|
|
Operand valueLow = context.VectorExtract(OperandType.I64, value, 0);
|
|
Operand valueHigh = context.VectorExtract(OperandType.I64, value, 1);
|
|
|
|
SetIntOrZR(context, op.Rt, valueLow);
|
|
SetIntOrZR(context, op.Rt2, valueHigh);
|
|
}
|
|
else
|
|
{
|
|
throw new InvalidOperationException($"Invalid load size of {1 << op.Size} bytes.");
|
|
}
|
|
}
|
|
else
|
|
{
|
|
// 8, 16, 32 or 64-bits (non-pairwise) load.
|
|
Operand value = EmitLoadExclusive(context, address, exclusive, op.Size);
|
|
|
|
SetIntOrZR(context, op.Rt, value);
|
|
}
|
|
}
|
|
|
|
public static void Pfrm(ArmEmitterContext context)
|
|
{
|
|
// Memory Prefetch, execute as no-op.
|
|
}
|
|
|
|
public static void Stlr(ArmEmitterContext context) => EmitStr(context, AccessType.Ordered);
|
|
public static void Stlxr(ArmEmitterContext context) => EmitStr(context, AccessType.OrderedEx);
|
|
public static void Stxr(ArmEmitterContext context) => EmitStr(context, AccessType.Exclusive);
|
|
public static void Stxp(ArmEmitterContext context) => EmitStp(context, AccessType.Exclusive);
|
|
public static void Stlxp(ArmEmitterContext context) => EmitStp(context, AccessType.OrderedEx);
|
|
|
|
private static void EmitStr(ArmEmitterContext context, AccessType accType)
|
|
{
|
|
EmitStoreEx(context, accType, pair: false);
|
|
}
|
|
|
|
private static void EmitStp(ArmEmitterContext context, AccessType accType)
|
|
{
|
|
EmitStoreEx(context, accType, pair: true);
|
|
}
|
|
|
|
private static void EmitStoreEx(ArmEmitterContext context, AccessType accType, bool pair)
|
|
{
|
|
OpCodeMemEx op = (OpCodeMemEx)context.CurrOp;
|
|
|
|
bool ordered = (accType & AccessType.Ordered) != 0;
|
|
bool exclusive = (accType & AccessType.Exclusive) != 0;
|
|
|
|
if (ordered)
|
|
{
|
|
EmitBarrier(context);
|
|
}
|
|
|
|
Operand address = context.Copy(GetIntOrSP(context, op.Rn));
|
|
|
|
Operand t = GetIntOrZR(context, op.Rt);
|
|
|
|
Operand s = null;
|
|
|
|
if (pair)
|
|
{
|
|
Debug.Assert(op.Size == 2 || op.Size == 3, "Invalid size for pairwise store.");
|
|
|
|
Operand t2 = GetIntOrZR(context, op.Rt2);
|
|
|
|
Operand value;
|
|
|
|
if (op.Size == 2)
|
|
{
|
|
value = context.BitwiseOr(t, context.ShiftLeft(t2, Const(32)));
|
|
}
|
|
else /* if (op.Size == 3) */
|
|
{
|
|
value = context.VectorInsert(context.VectorZero(), t, 0);
|
|
value = context.VectorInsert(value, t2, 1);
|
|
}
|
|
|
|
s = EmitStoreExclusive(context, address, value, exclusive, op.Size + 1);
|
|
}
|
|
else
|
|
{
|
|
s = EmitStoreExclusive(context, address, t, exclusive, op.Size);
|
|
}
|
|
|
|
if (s != null)
|
|
{
|
|
// This is only needed for exclusive stores. The function returns 0
|
|
// when the store is successful, and 1 otherwise.
|
|
SetIntOrZR(context, op.Rs, s);
|
|
}
|
|
}
|
|
|
|
private static void EmitBarrier(ArmEmitterContext context)
|
|
{
|
|
// Note: This barrier is most likely not necessary, and probably
|
|
// doesn't make any difference since we need to do a ton of stuff
|
|
// (software MMU emulation) to read or write anything anyway.
|
|
}
|
|
}
|
|
} |