2005-04-17 00:20:36 +02:00
|
|
|
/* linux/include/asm-arm/arch-s3c2410/hardware.h
|
|
|
|
*
|
2006-12-17 19:59:20 +01:00
|
|
|
* Copyright (c) 2003 Simtec Electronics
|
|
|
|
* Ben Dooks <ben@simtec.co.uk>
|
2005-04-17 00:20:36 +02:00
|
|
|
*
|
|
|
|
* S3C2410 - hardware
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __ASM_ARCH_HARDWARE_H
|
|
|
|
#define __ASM_ARCH_HARDWARE_H
|
|
|
|
|
2006-12-27 22:56:44 +01:00
|
|
|
#ifndef __ASM_HARDWARE_H
|
|
|
|
#error "Do not include this directly, instead #include <asm/hardware.h>"
|
|
|
|
#endif
|
|
|
|
|
2005-04-17 00:20:36 +02:00
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
|
|
|
|
/* external functions for GPIO support
|
|
|
|
*
|
|
|
|
* These allow various different clients to access the same GPIO
|
|
|
|
* registers without conflicting. If your driver only owns the entire
|
|
|
|
* GPIO register, then it is safe to ioremap/__raw_{read|write} to it.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* s3c2410_gpio_cfgpin
|
|
|
|
*
|
|
|
|
* set the configuration of the given pin to the value passed.
|
|
|
|
*
|
|
|
|
* eg:
|
|
|
|
* s3c2410_gpio_cfgpin(S3C2410_GPA0, S3C2410_GPA0_ADDR0);
|
|
|
|
* s3c2410_gpio_cfgpin(S3C2410_GPE8, S3C2410_GPE8_SDDAT1);
|
|
|
|
*/
|
|
|
|
|
|
|
|
extern void s3c2410_gpio_cfgpin(unsigned int pin, unsigned int function);
|
|
|
|
|
|
|
|
extern unsigned int s3c2410_gpio_getcfg(unsigned int pin);
|
|
|
|
|
|
|
|
/* s3c2410_gpio_getirq
|
|
|
|
*
|
|
|
|
* turn the given pin number into the corresponding IRQ number
|
|
|
|
*
|
|
|
|
* returns:
|
|
|
|
* < 0 = no interrupt for this pin
|
|
|
|
* >=0 = interrupt number for the pin
|
|
|
|
*/
|
|
|
|
|
|
|
|
extern int s3c2410_gpio_getirq(unsigned int pin);
|
|
|
|
|
2006-02-01 22:24:23 +01:00
|
|
|
#ifdef CONFIG_CPU_S3C2400
|
|
|
|
|
|
|
|
extern int s3c2400_gpio_getirq(unsigned int pin);
|
|
|
|
|
|
|
|
#endif /* CONFIG_CPU_S3C2400 */
|
|
|
|
|
2005-04-17 00:20:36 +02:00
|
|
|
/* s3c2410_gpio_irqfilter
|
|
|
|
*
|
|
|
|
* set the irq filtering on the given pin
|
|
|
|
*
|
|
|
|
* on = 0 => disable filtering
|
|
|
|
* 1 => enable filtering
|
|
|
|
*
|
|
|
|
* config = S3C2410_EINTFLT_PCLK or S3C2410_EINTFLT_EXTCLK orred with
|
|
|
|
* width of filter (0 through 63)
|
|
|
|
*
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
extern int s3c2410_gpio_irqfilter(unsigned int pin, unsigned int on,
|
|
|
|
unsigned int config);
|
|
|
|
|
|
|
|
/* s3c2410_gpio_pullup
|
|
|
|
*
|
|
|
|
* configure the pull-up control on the given pin
|
|
|
|
*
|
|
|
|
* to = 1 => disable the pull-up
|
|
|
|
* 0 => enable the pull-up
|
|
|
|
*
|
|
|
|
* eg;
|
|
|
|
*
|
|
|
|
* s3c2410_gpio_pullup(S3C2410_GPB0, 0);
|
|
|
|
* s3c2410_gpio_pullup(S3C2410_GPE8, 0);
|
|
|
|
*/
|
|
|
|
|
|
|
|
extern void s3c2410_gpio_pullup(unsigned int pin, unsigned int to);
|
|
|
|
|
|
|
|
extern void s3c2410_gpio_setpin(unsigned int pin, unsigned int to);
|
|
|
|
|
|
|
|
extern unsigned int s3c2410_gpio_getpin(unsigned int pin);
|
|
|
|
|
|
|
|
extern unsigned int s3c2410_modify_misccr(unsigned int clr, unsigned int chg);
|
|
|
|
|
2005-10-13 17:46:35 +02:00
|
|
|
#ifdef CONFIG_CPU_S3C2440
|
|
|
|
|
|
|
|
extern int s3c2440_set_dsc(unsigned int pin, unsigned int value);
|
|
|
|
|
|
|
|
#endif /* CONFIG_CPU_S3C2440 */
|
|
|
|
|
|
|
|
|
2005-04-17 00:20:36 +02:00
|
|
|
#endif /* __ASSEMBLY__ */
|
|
|
|
|
|
|
|
#include <asm/sizes.h>
|
|
|
|
#include <asm/arch/map.h>
|
|
|
|
|
|
|
|
/* machine specific hardware definitions should go after this */
|
|
|
|
|
|
|
|
/* currently here until moved into config (todo) */
|
|
|
|
#define CONFIG_NO_MULTIWORD_IO
|
|
|
|
|
|
|
|
#endif /* __ASM_ARCH_HARDWARE_H */
|