2005-11-19 10:17:32 +01:00
|
|
|
#ifndef _ASM_POWERPC_PCI_BRIDGE_H
|
|
|
|
#define _ASM_POWERPC_PCI_BRIDGE_H
|
2005-12-16 22:43:46 +01:00
|
|
|
#ifdef __KERNEL__
|
2007-12-06 08:02:28 +01:00
|
|
|
/*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License
|
|
|
|
* as published by the Free Software Foundation; either version
|
|
|
|
* 2 of the License, or (at your option) any later version.
|
|
|
|
*/
|
2007-06-27 07:16:25 +02:00
|
|
|
#include <linux/pci.h>
|
2007-06-27 20:09:43 +02:00
|
|
|
#include <linux/list.h>
|
|
|
|
#include <linux/ioport.h>
|
|
|
|
|
2007-06-27 07:16:25 +02:00
|
|
|
/*
|
|
|
|
* Structure of a PCI controller (host bridge)
|
|
|
|
*/
|
|
|
|
struct pci_controller {
|
|
|
|
struct pci_bus *bus;
|
2007-06-27 20:09:43 +02:00
|
|
|
char is_dynamic;
|
2007-12-11 01:00:13 +01:00
|
|
|
#ifdef CONFIG_PPC64
|
|
|
|
int node;
|
|
|
|
#endif
|
2007-06-27 07:16:25 +02:00
|
|
|
void *arch_data;
|
2007-06-27 20:09:43 +02:00
|
|
|
struct list_head list_node;
|
2007-06-27 07:16:25 +02:00
|
|
|
struct device *parent;
|
|
|
|
|
|
|
|
int first_busno;
|
|
|
|
int last_busno;
|
2007-12-11 01:00:13 +01:00
|
|
|
#ifndef CONFIG_PPC64
|
2007-06-27 07:16:25 +02:00
|
|
|
int self_busno;
|
2007-12-11 01:00:13 +01:00
|
|
|
#endif
|
2007-06-27 07:16:25 +02:00
|
|
|
|
|
|
|
void __iomem *io_base_virt;
|
2007-12-11 01:00:13 +01:00
|
|
|
#ifdef CONFIG_PPC64
|
|
|
|
void *io_base_alloc;
|
|
|
|
#endif
|
2007-06-27 07:16:25 +02:00
|
|
|
resource_size_t io_base_phys;
|
|
|
|
|
|
|
|
/* Some machines (PReP) have a non 1:1 mapping of
|
|
|
|
* the PCI memory space in the CPU bus space
|
|
|
|
*/
|
|
|
|
resource_size_t pci_mem_offset;
|
2007-12-11 01:00:13 +01:00
|
|
|
#ifdef CONFIG_PPC64
|
|
|
|
unsigned long pci_io_size;
|
|
|
|
#endif
|
2007-06-27 07:16:25 +02:00
|
|
|
|
|
|
|
struct pci_ops *ops;
|
|
|
|
volatile unsigned int __iomem *cfg_addr;
|
|
|
|
volatile void __iomem *cfg_data;
|
|
|
|
|
2007-12-11 01:00:13 +01:00
|
|
|
#ifndef CONFIG_PPC64
|
2007-06-27 07:16:25 +02:00
|
|
|
/*
|
|
|
|
* Used for variants of PCI indirect handling and possible quirks:
|
|
|
|
* SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
|
|
|
|
* EXT_REG - provides access to PCI-e extended registers
|
|
|
|
* SURPRESS_PRIMARY_BUS - we surpress the setting of PCI_PRIMARY_BUS
|
|
|
|
* on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
|
|
|
|
* to determine which bus number to match on when generating type0
|
|
|
|
* config cycles
|
2007-07-11 20:22:41 +02:00
|
|
|
* NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
|
|
|
|
* hanging if we don't have link and try to do config cycles to
|
|
|
|
* anything but the PHB. Only allow talking to the PHB if this is
|
|
|
|
* set.
|
2007-07-19 23:07:35 +02:00
|
|
|
* BIG_ENDIAN - cfg_addr is a big endian register
|
2007-06-27 07:16:25 +02:00
|
|
|
*/
|
2007-12-06 08:02:28 +01:00
|
|
|
#define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
|
|
|
|
#define PPC_INDIRECT_TYPE_EXT_REG 0x00000002
|
|
|
|
#define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
|
|
|
|
#define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
|
|
|
|
#define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010
|
2007-06-27 07:16:25 +02:00
|
|
|
u32 indirect_type;
|
2007-12-11 01:00:13 +01:00
|
|
|
#endif /* !CONFIG_PPC64 */
|
2007-06-27 07:16:25 +02:00
|
|
|
/* Currently, we limit ourselves to 1 IO range and 3 mem
|
|
|
|
* ranges since the common pci_bus structure can't handle more
|
|
|
|
*/
|
|
|
|
struct resource io_resource;
|
|
|
|
struct resource mem_resources[3];
|
2007-06-27 08:17:57 +02:00
|
|
|
int global_number; /* PCI domain number */
|
2007-12-11 01:00:13 +01:00
|
|
|
#ifdef CONFIG_PPC64
|
|
|
|
unsigned long buid;
|
|
|
|
unsigned long dma_window_base_cur;
|
|
|
|
unsigned long dma_window_size;
|
|
|
|
|
|
|
|
void *private_data;
|
|
|
|
#endif /* CONFIG_PPC64 */
|
2007-06-27 07:16:25 +02:00
|
|
|
};
|
|
|
|
|
2007-12-11 01:00:13 +01:00
|
|
|
#ifndef CONFIG_PPC64
|
|
|
|
|
2007-06-27 07:16:25 +02:00
|
|
|
static inline struct pci_controller *pci_bus_to_host(struct pci_bus *bus)
|
|
|
|
{
|
|
|
|
return bus->sysdata;
|
|
|
|
}
|
|
|
|
|
2007-07-26 06:07:13 +02:00
|
|
|
static inline int isa_vaddr_is_ioport(void __iomem *address)
|
|
|
|
{
|
|
|
|
/* No specific ISA handling on ppc32 at this stage, it
|
|
|
|
* all goes through PCI
|
|
|
|
*/
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2007-06-27 07:16:25 +02:00
|
|
|
/* These are used for config access before all the PCI probing
|
|
|
|
has been done. */
|
2007-12-06 08:02:28 +01:00
|
|
|
extern int early_read_config_byte(struct pci_controller *hose, int bus,
|
|
|
|
int dev_fn, int where, u8 *val);
|
|
|
|
extern int early_read_config_word(struct pci_controller *hose, int bus,
|
|
|
|
int dev_fn, int where, u16 *val);
|
|
|
|
extern int early_read_config_dword(struct pci_controller *hose, int bus,
|
|
|
|
int dev_fn, int where, u32 *val);
|
|
|
|
extern int early_write_config_byte(struct pci_controller *hose, int bus,
|
|
|
|
int dev_fn, int where, u8 val);
|
|
|
|
extern int early_write_config_word(struct pci_controller *hose, int bus,
|
|
|
|
int dev_fn, int where, u16 val);
|
|
|
|
extern int early_write_config_dword(struct pci_controller *hose, int bus,
|
|
|
|
int dev_fn, int where, u32 val);
|
2007-06-27 07:16:25 +02:00
|
|
|
|
2007-07-11 06:37:45 +02:00
|
|
|
extern int early_find_capability(struct pci_controller *hose, int bus,
|
|
|
|
int dev_fn, int cap);
|
|
|
|
|
2007-06-27 07:16:25 +02:00
|
|
|
extern void setup_indirect_pci(struct pci_controller* hose,
|
2007-10-08 14:51:24 +02:00
|
|
|
resource_size_t cfg_addr,
|
|
|
|
resource_size_t cfg_data, u32 flags);
|
2007-06-27 07:16:25 +02:00
|
|
|
extern void setup_grackle(struct pci_controller *hose);
|
2007-07-20 20:35:34 +02:00
|
|
|
extern void __init update_bridge_resource(struct pci_dev *dev,
|
|
|
|
struct resource *res);
|
2007-06-27 07:16:25 +02:00
|
|
|
|
2007-12-06 08:02:28 +01:00
|
|
|
#else /* CONFIG_PPC64 */
|
2005-04-17 00:20:36 +02:00
|
|
|
|
2005-09-06 05:17:54 +02:00
|
|
|
/*
|
|
|
|
* PCI stuff, for nodes representing PCI devices, pointed to
|
|
|
|
* by device_node->data.
|
|
|
|
*/
|
|
|
|
struct iommu_table;
|
2007-12-06 08:02:28 +01:00
|
|
|
struct device_node;
|
2005-09-06 05:17:54 +02:00
|
|
|
|
|
|
|
struct pci_dn {
|
2005-11-04 01:55:19 +01:00
|
|
|
int busno; /* pci bus number */
|
|
|
|
int bussubno; /* pci subordinate bus number */
|
|
|
|
int devfn; /* pci device and function number */
|
|
|
|
int class_code; /* pci device class */
|
2005-11-15 06:05:33 +01:00
|
|
|
|
2007-05-22 20:18:04 +02:00
|
|
|
struct pci_controller *phb; /* for pci devices */
|
|
|
|
struct iommu_table *iommu_table; /* for phb's or bridges */
|
|
|
|
struct pci_dev *pcidev; /* back-pointer to the pci device */
|
|
|
|
struct device_node *node; /* back-pointer to the device_node */
|
|
|
|
|
|
|
|
int pci_ext_config_space; /* for pci devices */
|
|
|
|
|
|
|
|
#ifdef CONFIG_EEH
|
2005-09-06 05:17:54 +02:00
|
|
|
int eeh_mode; /* See eeh.h for possible EEH_MODEs */
|
|
|
|
int eeh_config_addr;
|
2005-11-04 01:53:20 +01:00
|
|
|
int eeh_pe_config_addr; /* new-style partition endpoint address */
|
2007-12-06 08:02:28 +01:00
|
|
|
int eeh_check_count; /* # times driver ignored error */
|
|
|
|
int eeh_freeze_count; /* # times this device froze up. */
|
|
|
|
int eeh_false_positives; /* # times this device reported #ff's */
|
2005-09-06 05:17:54 +02:00
|
|
|
u32 config_space[16]; /* saved PCI config space */
|
2007-05-22 20:18:04 +02:00
|
|
|
#endif
|
2005-09-06 05:17:54 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
/* Get the pointer to a device_node's pci_dn */
|
|
|
|
#define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
|
|
|
|
|
2007-12-06 08:02:28 +01:00
|
|
|
extern struct device_node *fetch_dev_dn(struct pci_dev *dev);
|
2005-04-17 00:20:36 +02:00
|
|
|
|
2005-09-06 05:17:54 +02:00
|
|
|
/* Get a device_node from a pci_dev. This code must be fast except
|
|
|
|
* in the case where the sysdata is incorrect and needs to be fixed
|
|
|
|
* up (this will only happen once).
|
|
|
|
* In this case the sysdata will have been inherited from a PCI host
|
|
|
|
* bridge or a PCI-PCI bridge further up the tree, so it will point
|
|
|
|
* to a valid struct pci_dn, just not the one we want.
|
2005-04-17 00:20:36 +02:00
|
|
|
*/
|
|
|
|
static inline struct device_node *pci_device_to_OF_node(struct pci_dev *dev)
|
|
|
|
{
|
|
|
|
struct device_node *dn = dev->sysdata;
|
2005-09-06 05:17:54 +02:00
|
|
|
struct pci_dn *pdn = dn->data;
|
2005-04-17 00:20:36 +02:00
|
|
|
|
2005-09-06 05:17:54 +02:00
|
|
|
if (pdn && pdn->devfn == dev->devfn && pdn->busno == dev->bus->number)
|
2005-04-17 00:20:36 +02:00
|
|
|
return dn; /* fast path. sysdata is good */
|
2005-09-06 05:17:54 +02:00
|
|
|
return fetch_dev_dn(dev);
|
2005-04-17 00:20:36 +02:00
|
|
|
}
|
|
|
|
|
2005-10-10 14:50:37 +02:00
|
|
|
static inline int pci_device_from_OF_node(struct device_node *np,
|
|
|
|
u8 *bus, u8 *devfn)
|
|
|
|
{
|
|
|
|
if (!PCI_DN(np))
|
|
|
|
return -ENODEV;
|
|
|
|
*bus = PCI_DN(np)->busno;
|
|
|
|
*devfn = PCI_DN(np)->devfn;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-04-17 00:20:36 +02:00
|
|
|
static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
|
|
|
|
{
|
|
|
|
if (bus->self)
|
|
|
|
return pci_device_to_OF_node(bus->self);
|
|
|
|
else
|
|
|
|
return bus->sysdata; /* Must be root bus (PHB) */
|
|
|
|
}
|
|
|
|
|
2005-11-04 01:52:16 +01:00
|
|
|
/** Find the bus corresponding to the indicated device node */
|
2007-12-06 08:02:28 +01:00
|
|
|
extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn);
|
2005-11-04 01:52:16 +01:00
|
|
|
|
|
|
|
/** Remove all of the PCI devices under this bus */
|
2007-12-06 08:02:28 +01:00
|
|
|
extern void pcibios_remove_pci_devices(struct pci_bus *bus);
|
2005-11-04 01:52:16 +01:00
|
|
|
|
|
|
|
/** Discover new pci devices under this bus, and add them */
|
2007-12-06 08:02:28 +01:00
|
|
|
extern void pcibios_add_pci_devices(struct pci_bus *bus);
|
|
|
|
extern void pcibios_fixup_new_pci_devices(struct pci_bus *bus, int fix_bus);
|
2005-11-04 01:52:16 +01:00
|
|
|
|
2005-04-17 00:20:36 +02:00
|
|
|
extern int pcibios_remove_root_bus(struct pci_controller *phb);
|
|
|
|
|
|
|
|
static inline struct pci_controller *pci_bus_to_host(struct pci_bus *bus)
|
|
|
|
{
|
|
|
|
struct device_node *busdn = bus->sysdata;
|
|
|
|
|
|
|
|
BUG_ON(busdn == NULL);
|
2005-09-06 05:17:54 +02:00
|
|
|
return PCI_DN(busdn)->phb;
|
2005-04-17 00:20:36 +02:00
|
|
|
}
|
|
|
|
|
2005-11-15 06:05:33 +01:00
|
|
|
|
[POWERPC] Rewrite IO allocation & mapping on powerpc64
This rewrites pretty much from scratch the handling of MMIO and PIO
space allocations on powerpc64. The main goals are:
- Get rid of imalloc and use more common code where possible
- Simplify the current mess so that PIO space is allocated and
mapped in a single place for PCI bridges
- Handle allocation constraints of PIO for all bridges including
hot plugged ones within the 2GB space reserved for IO ports,
so that devices on hotplugged busses will now work with drivers
that assume IO ports fit in an int.
- Cleanup and separate tracking of the ISA space in the reserved
low 64K of IO space. No ISA -> Nothing mapped there.
I booted a cell blade with IDE on PIO and MMIO and a dual G5 so
far, that's it :-)
With this patch, all allocations are done using the code in
mm/vmalloc.c, though we use the low level __get_vm_area with
explicit start/stop constraints in order to manage separate
areas for vmalloc/vmap, ioremap, and PCI IOs.
This greatly simplifies a lot of things, as you can see in the
diffstat of that patch :-)
A new pair of functions pcibios_map/unmap_io_space() now replace
all of the previous code that used to manipulate PCI IOs space.
The allocation is done at mapping time, which is now called from
scan_phb's, just before the devices are probed (instead of after,
which is by itself a bug fix). The only other caller is the PCI
hotplug code for hot adding PCI-PCI bridges (slots).
imalloc is gone, as is the "sub-allocation" thing, but I do beleive
that hotplug should still work in the sense that the space allocation
is always done by the PHB, but if you unmap a child bus of this PHB
(which seems to be possible), then the code should properly tear
down all the HPTE mappings for that area of the PHB allocated IO space.
I now always reserve the first 64K of IO space for the bridge with
the ISA bus on it. I have moved the code for tracking ISA in a separate
file which should also make it smarter if we ever are capable of
hot unplugging or re-plugging an ISA bridge.
This should have a side effect on platforms like powermac where VGA IOs
will no longer work. This is done on purpose though as they would have
worked semi-randomly before. The idea at this point is to isolate drivers
that might need to access those and fix them by providing a proper
function to obtain an offset to the legacy IOs of a given bus.
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Signed-off-by: Paul Mackerras <paulus@samba.org>
2007-06-04 07:15:36 +02:00
|
|
|
extern void isa_bridge_find_early(struct pci_controller *hose);
|
|
|
|
|
2007-07-26 06:07:13 +02:00
|
|
|
static inline int isa_vaddr_is_ioport(void __iomem *address)
|
|
|
|
{
|
|
|
|
/* Check if address hits the reserved legacy IO range */
|
|
|
|
unsigned long ea = (unsigned long)address;
|
|
|
|
return ea >= ISA_IO_BASE && ea < ISA_IO_END;
|
|
|
|
}
|
|
|
|
|
[POWERPC] Rewrite IO allocation & mapping on powerpc64
This rewrites pretty much from scratch the handling of MMIO and PIO
space allocations on powerpc64. The main goals are:
- Get rid of imalloc and use more common code where possible
- Simplify the current mess so that PIO space is allocated and
mapped in a single place for PCI bridges
- Handle allocation constraints of PIO for all bridges including
hot plugged ones within the 2GB space reserved for IO ports,
so that devices on hotplugged busses will now work with drivers
that assume IO ports fit in an int.
- Cleanup and separate tracking of the ISA space in the reserved
low 64K of IO space. No ISA -> Nothing mapped there.
I booted a cell blade with IDE on PIO and MMIO and a dual G5 so
far, that's it :-)
With this patch, all allocations are done using the code in
mm/vmalloc.c, though we use the low level __get_vm_area with
explicit start/stop constraints in order to manage separate
areas for vmalloc/vmap, ioremap, and PCI IOs.
This greatly simplifies a lot of things, as you can see in the
diffstat of that patch :-)
A new pair of functions pcibios_map/unmap_io_space() now replace
all of the previous code that used to manipulate PCI IOs space.
The allocation is done at mapping time, which is now called from
scan_phb's, just before the devices are probed (instead of after,
which is by itself a bug fix). The only other caller is the PCI
hotplug code for hot adding PCI-PCI bridges (slots).
imalloc is gone, as is the "sub-allocation" thing, but I do beleive
that hotplug should still work in the sense that the space allocation
is always done by the PHB, but if you unmap a child bus of this PHB
(which seems to be possible), then the code should properly tear
down all the HPTE mappings for that area of the PHB allocated IO space.
I now always reserve the first 64K of IO space for the bridge with
the ISA bus on it. I have moved the code for tracking ISA in a separate
file which should also make it smarter if we ever are capable of
hot unplugging or re-plugging an ISA bridge.
This should have a side effect on platforms like powermac where VGA IOs
will no longer work. This is done on purpose though as they would have
worked semi-randomly before. The idea at this point is to isolate drivers
that might need to access those and fix them by providing a proper
function to obtain an offset to the legacy IOs of a given bus.
Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Signed-off-by: Paul Mackerras <paulus@samba.org>
2007-06-04 07:15:36 +02:00
|
|
|
extern int pcibios_unmap_io_space(struct pci_bus *bus);
|
|
|
|
extern int pcibios_map_io_space(struct pci_bus *bus);
|
|
|
|
|
ppc64: Set up PCI tree from Open Firmware device tree
This adds code which gives us the option on ppc64 of instantiating the
PCI tree (the tree of pci_bus and pci_dev structs) from the Open
Firmware device tree rather than by probing PCI configuration space.
The OF device tree has a node for each PCI device and bridge in the
system, with properties that tell us what addresses the firmware has
configured for them and other details.
There are a couple of reasons why this is needed. First, on systems
with a hypervisor, there is a PCI-PCI bridge per slot under the PCI
host bridges. These PCI-PCI bridges have special isolation features
for virtualization. We can't write to their config space, and we are
not supposed to be reading their config space either. The firmware
tells us about the address ranges that they pass in the OF device
tree.
Secondly, on powermacs, the interrupt controller is in a PCI device
that may be behind a PCI-PCI bridge. If we happened to take an
interrupt just at the point when the device or a bridge on the path to
it was disabled for probing, we would crash when we try to access the
interrupt controller.
I have implemented a platform-specific function which is called for
each PCI bridge (host or PCI-PCI) to say whether the code should look
in the device tree or use normal PCI probing for the devices under
that bridge. On pSeries machines we use the device tree if we're
running under a hypervisor, otherwise we use normal probing. On
powermacs we use normal probing for the AGP bridge, since the device
for the AGP bridge itself isn't shown in the device tree (at least on
my G5), and the device tree for everything else.
This has been tested on a dual G5 powermac, a partition on a POWER5
machine (running under the hypervisor), and a legacy iSeries
partition.
Signed-off-by: Paul Mackerras <paulus@samba.org>
2005-09-12 09:17:36 +02:00
|
|
|
/* Return values for ppc_md.pci_probe_mode function */
|
|
|
|
#define PCI_PROBE_NONE -1 /* Don't look at this bus at all */
|
|
|
|
#define PCI_PROBE_NORMAL 0 /* Do normal PCI probing */
|
|
|
|
#define PCI_PROBE_DEVTREE 1 /* Instantiate from device tree */
|
|
|
|
|
2006-06-10 12:53:06 +02:00
|
|
|
#ifdef CONFIG_NUMA
|
|
|
|
#define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
|
|
|
|
#else
|
|
|
|
#define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1)
|
|
|
|
#endif
|
|
|
|
|
2007-12-06 08:02:28 +01:00
|
|
|
#endif /* CONFIG_PPC64 */
|
2007-06-27 07:16:25 +02:00
|
|
|
|
|
|
|
/* Get the PCI host controller for an OF device */
|
2007-12-06 08:02:28 +01:00
|
|
|
extern struct pci_controller *pci_find_hose_for_OF_device(
|
|
|
|
struct device_node* node);
|
2007-06-27 07:16:25 +02:00
|
|
|
|
|
|
|
/* Fill up host controller resources from the OF node */
|
2007-12-06 08:02:28 +01:00
|
|
|
extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
|
|
|
|
struct device_node *dev, int primary);
|
2007-06-27 07:16:25 +02:00
|
|
|
|
2007-11-16 08:42:18 +01:00
|
|
|
/* Allocate & free a PCI host bridge structure */
|
2007-12-06 08:02:28 +01:00
|
|
|
extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
|
2007-11-16 08:42:18 +01:00
|
|
|
extern void pcibios_free_controller(struct pci_controller *phb);
|
|
|
|
|
2007-06-27 07:16:25 +02:00
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
extern unsigned long pci_address_to_pio(phys_addr_t address);
|
2007-07-26 06:07:13 +02:00
|
|
|
extern int pcibios_vaddr_is_ioport(void __iomem *address);
|
2007-06-27 07:16:25 +02:00
|
|
|
#else
|
|
|
|
static inline unsigned long pci_address_to_pio(phys_addr_t address)
|
|
|
|
{
|
|
|
|
return (unsigned long)-1;
|
|
|
|
}
|
2007-07-26 06:07:13 +02:00
|
|
|
static inline int pcibios_vaddr_is_ioport(void __iomem *address)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
2007-12-06 08:02:28 +01:00
|
|
|
#endif /* CONFIG_PCI */
|
2007-06-27 07:16:25 +02:00
|
|
|
|
2007-12-06 08:02:28 +01:00
|
|
|
#endif /* __KERNEL__ */
|
|
|
|
#endif /* _ASM_POWERPC_PCI_BRIDGE_H */
|