2007-09-26 02:54:57 +02:00
|
|
|
/******************************************************************************
|
|
|
|
*
|
|
|
|
* This file is provided under a dual BSD/GPLv2 license. When using or
|
|
|
|
* redistributing this file, you may do so under either license.
|
|
|
|
*
|
|
|
|
* GPL LICENSE SUMMARY
|
|
|
|
*
|
|
|
|
* Copyright(c) 2005 - 2007 Intel Corporation. All rights reserved.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
2007-10-25 11:15:22 +02:00
|
|
|
* it under the terms of version 2 of the GNU General Public License as
|
2007-09-26 02:54:57 +02:00
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful, but
|
|
|
|
* WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
|
|
* General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
|
|
|
|
* USA
|
|
|
|
*
|
|
|
|
* The full GNU General Public License is included in this distribution
|
|
|
|
* in the file called LICENSE.GPL.
|
|
|
|
*
|
|
|
|
* Contact Information:
|
|
|
|
* James P. Ketrenos <ipw2100-admin@linux.intel.com>
|
|
|
|
* Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
|
|
|
|
*
|
|
|
|
* BSD LICENSE
|
|
|
|
*
|
|
|
|
* Copyright(c) 2005 - 2007 Intel Corporation. All rights reserved.
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions
|
|
|
|
* are met:
|
|
|
|
*
|
|
|
|
* * Redistributions of source code must retain the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer.
|
|
|
|
* * Redistributions in binary form must reproduce the above copyright
|
|
|
|
* notice, this list of conditions and the following disclaimer in
|
|
|
|
* the documentation and/or other materials provided with the
|
|
|
|
* distribution.
|
|
|
|
* * Neither the name Intel Corporation nor the names of its
|
|
|
|
* contributors may be used to endorse or promote products derived
|
|
|
|
* from this software without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
|
|
|
|
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
|
|
|
|
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
|
|
|
|
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
|
|
|
|
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
|
|
|
|
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
|
|
|
|
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
|
|
|
|
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
*****************************************************************************/
|
|
|
|
|
|
|
|
#ifndef __iwl_4965_hw_h__
|
|
|
|
#define __iwl_4965_hw_h__
|
|
|
|
|
2007-11-29 04:09:52 +01:00
|
|
|
/*
|
|
|
|
* uCode queue management definitions ...
|
|
|
|
* Queue #4 is the command queue for 3945 and 4965; map it to Tx FIFO chnl 4.
|
|
|
|
* The first queue used for block-ack aggregation is #7 (4965 only).
|
|
|
|
* All block-ack aggregation queues should map to Tx DMA/FIFO channel 7.
|
|
|
|
*/
|
2007-10-25 11:15:50 +02:00
|
|
|
#define IWL_CMD_QUEUE_NUM 4
|
|
|
|
#define IWL_CMD_FIFO_NUM 4
|
|
|
|
#define IWL_BACK_QUEUE_FIRST_ID 7
|
|
|
|
|
|
|
|
/* Tx rates */
|
|
|
|
#define IWL_CCK_RATES 4
|
|
|
|
#define IWL_OFDM_RATES 8
|
|
|
|
|
|
|
|
#define IWL_HT_RATES 16
|
|
|
|
|
|
|
|
#define IWL_MAX_RATES (IWL_CCK_RATES+IWL_OFDM_RATES+IWL_HT_RATES)
|
|
|
|
|
|
|
|
/* Time constants */
|
|
|
|
#define SHORT_SLOT_TIME 9
|
|
|
|
#define LONG_SLOT_TIME 20
|
|
|
|
|
|
|
|
/* RSSI to dBm */
|
|
|
|
#define IWL_RSSI_OFFSET 44
|
|
|
|
|
|
|
|
/*
|
2007-11-29 04:09:45 +01:00
|
|
|
* EEPROM related constants, enums, and structures.
|
2007-10-25 11:15:50 +02:00
|
|
|
*/
|
|
|
|
|
2007-11-29 04:09:45 +01:00
|
|
|
/*
|
|
|
|
* EEPROM access time values:
|
|
|
|
*
|
|
|
|
* Driver initiates EEPROM read by writing byte address << 1 to CSR_EEPROM_REG,
|
|
|
|
* then clearing (with subsequent read/modify/write) CSR_EEPROM_REG bit
|
|
|
|
* CSR_EEPROM_REG_BIT_CMD (0x2).
|
|
|
|
* Driver then polls CSR_EEPROM_REG for CSR_EEPROM_REG_READ_VALID_MSK (0x1).
|
|
|
|
* When polling, wait 10 uSec between polling loops, up to a maximum 5000 uSec.
|
|
|
|
* Driver reads 16-bit value from bits 31-16 of CSR_EEPROM_REG.
|
|
|
|
*/
|
2007-10-25 11:15:50 +02:00
|
|
|
#define IWL_EEPROM_ACCESS_TIMEOUT 5000 /* uSec */
|
|
|
|
#define IWL_EEPROM_ACCESS_DELAY 10 /* uSec */
|
2007-11-29 04:09:45 +01:00
|
|
|
|
2007-10-25 11:15:50 +02:00
|
|
|
/* EEPROM field values */
|
|
|
|
#define ANTENNA_SWITCH_NORMAL 0
|
|
|
|
#define ANTENNA_SWITCH_INVERSE 1
|
|
|
|
|
2007-11-29 04:09:45 +01:00
|
|
|
/*
|
|
|
|
* Regulatory channel usage flags in EEPROM struct iwl4965_eeprom_channel.flags.
|
|
|
|
*
|
|
|
|
* IBSS and/or AP operation is allowed *only* on those channels with
|
|
|
|
* (VALID && IBSS && ACTIVE && !RADAR). This restriction is in place because
|
|
|
|
* RADAR detection is not supported by the 4965 driver, but is a
|
|
|
|
* requirement for establishing a new network for legal operation on channels
|
|
|
|
* requiring RADAR detection or restricting ACTIVE scanning.
|
|
|
|
*
|
|
|
|
* NOTE: "WIDE" flag does not indicate anything about "FAT" 40 MHz channels.
|
|
|
|
* It only indicates that 20 MHz channel use is supported; FAT channel
|
|
|
|
* usage is indicated by a separate set of regulatory flags for each
|
|
|
|
* FAT channel pair.
|
|
|
|
*
|
|
|
|
* NOTE: Using a channel inappropriately will result in a uCode error!
|
|
|
|
*/
|
2007-10-25 11:15:50 +02:00
|
|
|
enum {
|
|
|
|
EEPROM_CHANNEL_VALID = (1 << 0), /* usable for this SKU/geo */
|
2007-11-29 04:09:45 +01:00
|
|
|
EEPROM_CHANNEL_IBSS = (1 << 1), /* usable as an IBSS channel */
|
2007-10-25 11:15:50 +02:00
|
|
|
/* Bit 2 Reserved */
|
|
|
|
EEPROM_CHANNEL_ACTIVE = (1 << 3), /* active scanning allowed */
|
|
|
|
EEPROM_CHANNEL_RADAR = (1 << 4), /* radar detection required */
|
2007-11-29 04:09:45 +01:00
|
|
|
EEPROM_CHANNEL_WIDE = (1 << 5), /* 20 MHz channel okay */
|
|
|
|
EEPROM_CHANNEL_NARROW = (1 << 6), /* 10 MHz channel, not used */
|
2007-10-25 11:15:50 +02:00
|
|
|
EEPROM_CHANNEL_DFS = (1 << 7), /* dynamic freq selection candidate */
|
|
|
|
};
|
|
|
|
|
|
|
|
/* EEPROM field lengths */
|
|
|
|
#define EEPROM_BOARD_PBA_NUMBER_LENGTH 11
|
|
|
|
|
|
|
|
/* EEPROM field lengths */
|
|
|
|
#define EEPROM_BOARD_PBA_NUMBER_LENGTH 11
|
|
|
|
#define EEPROM_REGULATORY_SKU_ID_LENGTH 4
|
|
|
|
#define EEPROM_REGULATORY_BAND1_CHANNELS_LENGTH 14
|
|
|
|
#define EEPROM_REGULATORY_BAND2_CHANNELS_LENGTH 13
|
|
|
|
#define EEPROM_REGULATORY_BAND3_CHANNELS_LENGTH 12
|
|
|
|
#define EEPROM_REGULATORY_BAND4_CHANNELS_LENGTH 11
|
|
|
|
#define EEPROM_REGULATORY_BAND5_CHANNELS_LENGTH 6
|
|
|
|
|
|
|
|
#define EEPROM_REGULATORY_BAND_24_FAT_CHANNELS_LENGTH 7
|
|
|
|
#define EEPROM_REGULATORY_BAND_52_FAT_CHANNELS_LENGTH 11
|
|
|
|
#define EEPROM_REGULATORY_CHANNELS_LENGTH ( \
|
|
|
|
EEPROM_REGULATORY_BAND1_CHANNELS_LENGTH + \
|
|
|
|
EEPROM_REGULATORY_BAND2_CHANNELS_LENGTH + \
|
|
|
|
EEPROM_REGULATORY_BAND3_CHANNELS_LENGTH + \
|
|
|
|
EEPROM_REGULATORY_BAND4_CHANNELS_LENGTH + \
|
|
|
|
EEPROM_REGULATORY_BAND5_CHANNELS_LENGTH + \
|
|
|
|
EEPROM_REGULATORY_BAND_24_FAT_CHANNELS_LENGTH + \
|
|
|
|
EEPROM_REGULATORY_BAND_52_FAT_CHANNELS_LENGTH)
|
|
|
|
|
|
|
|
#define EEPROM_REGULATORY_NUMBER_OF_BANDS 5
|
|
|
|
|
|
|
|
/* SKU Capabilities */
|
|
|
|
#define EEPROM_SKU_CAP_SW_RF_KILL_ENABLE (1 << 0)
|
|
|
|
#define EEPROM_SKU_CAP_HW_RF_KILL_ENABLE (1 << 1)
|
|
|
|
#define EEPROM_SKU_CAP_OP_MODE_MRC (1 << 7)
|
|
|
|
|
2007-11-29 04:09:45 +01:00
|
|
|
/* *regulatory* channel data format in eeprom, one for each channel.
|
|
|
|
* There are separate entries for FAT (40 MHz) vs. normal (20 MHz) channels. */
|
2008-01-28 01:41:47 +01:00
|
|
|
struct iwl4965_eeprom_channel {
|
2007-11-29 04:09:45 +01:00
|
|
|
u8 flags; /* EEPROM_CHANNEL_* flags copied from EEPROM */
|
2007-10-25 11:15:50 +02:00
|
|
|
s8 max_power_avg; /* max power (dBm) on this chnl, limit 31 */
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
2007-11-29 04:09:45 +01:00
|
|
|
/* 4965 has two radio transmitters (and 3 radio receivers) */
|
2007-10-25 11:15:50 +02:00
|
|
|
#define EEPROM_TX_POWER_TX_CHAINS (2)
|
2007-11-29 04:09:45 +01:00
|
|
|
|
|
|
|
/* 4965 has room for up to 8 sets of txpower calibration data */
|
2007-10-25 11:15:50 +02:00
|
|
|
#define EEPROM_TX_POWER_BANDS (8)
|
2007-11-29 04:09:45 +01:00
|
|
|
|
|
|
|
/* 4965 factory calibration measures txpower gain settings for
|
|
|
|
* each of 3 target output levels */
|
2007-10-25 11:15:50 +02:00
|
|
|
#define EEPROM_TX_POWER_MEASUREMENTS (3)
|
2007-11-29 04:09:45 +01:00
|
|
|
|
|
|
|
/* 4965 driver does not work with txpower calibration version < 5.
|
|
|
|
* Look for this in calib_version member of struct iwl4965_eeprom. */
|
2007-10-25 11:15:50 +02:00
|
|
|
#define EEPROM_TX_POWER_VERSION_NEW (5)
|
|
|
|
|
2007-11-29 04:09:45 +01:00
|
|
|
|
|
|
|
/*
|
|
|
|
* 4965 factory calibration data for one txpower level, on one channel,
|
|
|
|
* measured on one of the 2 tx chains (radio transmitter and associated
|
|
|
|
* antenna). EEPROM contains:
|
|
|
|
*
|
|
|
|
* 1) Temperature (degrees Celsius) of device when measurement was made.
|
|
|
|
*
|
|
|
|
* 2) Gain table index used to achieve the target measurement power.
|
|
|
|
* This refers to the "well-known" gain tables (see iwl-4965-hw.h).
|
|
|
|
*
|
|
|
|
* 3) Actual measured output power, in half-dBm ("34" = 17 dBm).
|
|
|
|
*
|
|
|
|
* 4) RF power amplifier detector level measurement (not used).
|
|
|
|
*/
|
2008-01-28 01:41:47 +01:00
|
|
|
struct iwl4965_eeprom_calib_measure {
|
2007-11-29 04:09:45 +01:00
|
|
|
u8 temperature; /* Device temperature (Celsius) */
|
|
|
|
u8 gain_idx; /* Index into gain table */
|
|
|
|
u8 actual_pow; /* Measured RF output power, half-dBm */
|
|
|
|
s8 pa_det; /* Power amp detector level (not used) */
|
2007-10-25 11:15:50 +02:00
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
2007-11-29 04:09:45 +01:00
|
|
|
|
|
|
|
/*
|
|
|
|
* 4965 measurement set for one channel. EEPROM contains:
|
|
|
|
*
|
|
|
|
* 1) Channel number measured
|
|
|
|
*
|
|
|
|
* 2) Measurements for each of 3 power levels for each of 2 radio transmitters
|
|
|
|
* (a.k.a. "tx chains") (6 measurements altogether)
|
|
|
|
*/
|
2008-01-28 01:41:47 +01:00
|
|
|
struct iwl4965_eeprom_calib_ch_info {
|
2007-10-25 11:15:50 +02:00
|
|
|
u8 ch_num;
|
2008-01-28 01:41:47 +01:00
|
|
|
struct iwl4965_eeprom_calib_measure measurements[EEPROM_TX_POWER_TX_CHAINS]
|
2007-10-25 11:15:50 +02:00
|
|
|
[EEPROM_TX_POWER_MEASUREMENTS];
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
2007-11-29 04:09:45 +01:00
|
|
|
/*
|
|
|
|
* 4965 txpower subband info.
|
|
|
|
*
|
|
|
|
* For each frequency subband, EEPROM contains the following:
|
|
|
|
*
|
|
|
|
* 1) First and last channels within range of the subband. "0" values
|
|
|
|
* indicate that this sample set is not being used.
|
|
|
|
*
|
|
|
|
* 2) Sample measurement sets for 2 channels close to the range endpoints.
|
|
|
|
*/
|
2008-01-28 01:41:47 +01:00
|
|
|
struct iwl4965_eeprom_calib_subband_info {
|
2007-11-29 04:09:45 +01:00
|
|
|
u8 ch_from; /* channel number of lowest channel in subband */
|
|
|
|
u8 ch_to; /* channel number of highest channel in subband */
|
2008-01-28 01:41:47 +01:00
|
|
|
struct iwl4965_eeprom_calib_ch_info ch1;
|
|
|
|
struct iwl4965_eeprom_calib_ch_info ch2;
|
2007-10-25 11:15:50 +02:00
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
2007-11-29 04:09:45 +01:00
|
|
|
|
|
|
|
/*
|
|
|
|
* 4965 txpower calibration info. EEPROM contains:
|
|
|
|
*
|
|
|
|
* 1) Factory-measured saturation power levels (maximum levels at which
|
|
|
|
* tx power amplifier can output a signal without too much distortion).
|
|
|
|
* There is one level for 2.4 GHz band and one for 5 GHz band. These
|
|
|
|
* values apply to all channels within each of the bands.
|
|
|
|
*
|
|
|
|
* 2) Factory-measured power supply voltage level. This is assumed to be
|
|
|
|
* constant (i.e. same value applies to all channels/bands) while the
|
|
|
|
* factory measurements are being made.
|
|
|
|
*
|
|
|
|
* 3) Up to 8 sets of factory-measured txpower calibration values.
|
|
|
|
* These are for different frequency ranges, since txpower gain
|
|
|
|
* characteristics of the analog radio circuitry vary with frequency.
|
|
|
|
*
|
|
|
|
* Not all sets need to be filled with data;
|
|
|
|
* struct iwl4965_eeprom_calib_subband_info contains range of channels
|
|
|
|
* (0 if unused) for each set of data.
|
|
|
|
*/
|
2008-01-28 01:41:47 +01:00
|
|
|
struct iwl4965_eeprom_calib_info {
|
2007-11-29 04:09:45 +01:00
|
|
|
u8 saturation_power24; /* half-dBm (e.g. "34" = 17 dBm) */
|
|
|
|
u8 saturation_power52; /* half-dBm */
|
2007-10-25 11:15:50 +02:00
|
|
|
s16 voltage; /* signed */
|
2008-01-28 01:41:47 +01:00
|
|
|
struct iwl4965_eeprom_calib_subband_info band_info[EEPROM_TX_POWER_BANDS];
|
2007-10-25 11:15:50 +02:00
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
|
2007-11-29 04:09:45 +01:00
|
|
|
/*
|
|
|
|
* 4965 EEPROM map
|
|
|
|
*/
|
2008-01-28 01:41:47 +01:00
|
|
|
struct iwl4965_eeprom {
|
2007-10-25 11:15:50 +02:00
|
|
|
u8 reserved0[16];
|
|
|
|
#define EEPROM_DEVICE_ID (2*0x08) /* 2 bytes */
|
2007-11-29 04:09:45 +01:00
|
|
|
u16 device_id; /* abs.ofs: 16 */
|
2007-10-25 11:15:50 +02:00
|
|
|
u8 reserved1[2];
|
|
|
|
#define EEPROM_PMC (2*0x0A) /* 2 bytes */
|
|
|
|
u16 pmc; /* abs.ofs: 20 */
|
|
|
|
u8 reserved2[20];
|
|
|
|
#define EEPROM_MAC_ADDRESS (2*0x15) /* 6 bytes */
|
|
|
|
u8 mac_address[6]; /* abs.ofs: 42 */
|
|
|
|
u8 reserved3[58];
|
|
|
|
#define EEPROM_BOARD_REVISION (2*0x35) /* 2 bytes */
|
|
|
|
u16 board_revision; /* abs.ofs: 106 */
|
|
|
|
u8 reserved4[11];
|
|
|
|
#define EEPROM_BOARD_PBA_NUMBER (2*0x3B+1) /* 9 bytes */
|
|
|
|
u8 board_pba_number[9]; /* abs.ofs: 119 */
|
|
|
|
u8 reserved5[8];
|
|
|
|
#define EEPROM_VERSION (2*0x44) /* 2 bytes */
|
|
|
|
u16 version; /* abs.ofs: 136 */
|
|
|
|
#define EEPROM_SKU_CAP (2*0x45) /* 1 bytes */
|
|
|
|
u8 sku_cap; /* abs.ofs: 138 */
|
|
|
|
#define EEPROM_LEDS_MODE (2*0x45+1) /* 1 bytes */
|
|
|
|
u8 leds_mode; /* abs.ofs: 139 */
|
|
|
|
#define EEPROM_OEM_MODE (2*0x46) /* 2 bytes */
|
|
|
|
u16 oem_mode;
|
|
|
|
#define EEPROM_WOWLAN_MODE (2*0x47) /* 2 bytes */
|
|
|
|
u16 wowlan_mode; /* abs.ofs: 142 */
|
|
|
|
#define EEPROM_LEDS_TIME_INTERVAL (2*0x48) /* 2 bytes */
|
|
|
|
u16 leds_time_interval; /* abs.ofs: 144 */
|
|
|
|
#define EEPROM_LEDS_OFF_TIME (2*0x49) /* 1 bytes */
|
|
|
|
u8 leds_off_time; /* abs.ofs: 146 */
|
|
|
|
#define EEPROM_LEDS_ON_TIME (2*0x49+1) /* 1 bytes */
|
|
|
|
u8 leds_on_time; /* abs.ofs: 147 */
|
|
|
|
#define EEPROM_ALMGOR_M_VERSION (2*0x4A) /* 1 bytes */
|
|
|
|
u8 almgor_m_version; /* abs.ofs: 148 */
|
|
|
|
#define EEPROM_ANTENNA_SWITCH_TYPE (2*0x4A+1) /* 1 bytes */
|
|
|
|
u8 antenna_switch_type; /* abs.ofs: 149 */
|
|
|
|
u8 reserved6[8];
|
|
|
|
#define EEPROM_4965_BOARD_REVISION (2*0x4F) /* 2 bytes */
|
|
|
|
u16 board_revision_4965; /* abs.ofs: 158 */
|
|
|
|
u8 reserved7[13];
|
|
|
|
#define EEPROM_4965_BOARD_PBA (2*0x56+1) /* 9 bytes */
|
|
|
|
u8 board_pba_number_4965[9]; /* abs.ofs: 173 */
|
|
|
|
u8 reserved8[10];
|
|
|
|
#define EEPROM_REGULATORY_SKU_ID (2*0x60) /* 4 bytes */
|
|
|
|
u8 sku_id[4]; /* abs.ofs: 192 */
|
2007-11-29 04:09:45 +01:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Per-channel regulatory data.
|
|
|
|
*
|
|
|
|
* Each channel that *might* be supported by 3945 or 4965 has a fixed location
|
|
|
|
* in EEPROM containing EEPROM_CHANNEL_* usage flags (LSB) and max regulatory
|
|
|
|
* txpower (MSB).
|
|
|
|
*
|
|
|
|
* Entries immediately below are for 20 MHz channel width. FAT (40 MHz)
|
|
|
|
* channels (only for 4965, not supported by 3945) appear later in the EEPROM.
|
|
|
|
*
|
|
|
|
* 2.4 GHz channels 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
|
|
|
|
*/
|
2007-10-25 11:15:50 +02:00
|
|
|
#define EEPROM_REGULATORY_BAND_1 (2*0x62) /* 2 bytes */
|
|
|
|
u16 band_1_count; /* abs.ofs: 196 */
|
|
|
|
#define EEPROM_REGULATORY_BAND_1_CHANNELS (2*0x63) /* 28 bytes */
|
2007-11-29 04:09:45 +01:00
|
|
|
struct iwl4965_eeprom_channel band_1_channels[14]; /* abs.ofs: 196 */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 4.9 GHz channels 183, 184, 185, 187, 188, 189, 192, 196,
|
|
|
|
* 5.0 GHz channels 7, 8, 11, 12, 16
|
|
|
|
* (4915-5080MHz) (none of these is ever supported)
|
|
|
|
*/
|
2007-10-25 11:15:50 +02:00
|
|
|
#define EEPROM_REGULATORY_BAND_2 (2*0x71) /* 2 bytes */
|
|
|
|
u16 band_2_count; /* abs.ofs: 226 */
|
|
|
|
#define EEPROM_REGULATORY_BAND_2_CHANNELS (2*0x72) /* 26 bytes */
|
2007-11-29 04:09:45 +01:00
|
|
|
struct iwl4965_eeprom_channel band_2_channels[13]; /* abs.ofs: 228 */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 5.2 GHz channels 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
|
|
|
|
* (5170-5320MHz)
|
|
|
|
*/
|
2007-10-25 11:15:50 +02:00
|
|
|
#define EEPROM_REGULATORY_BAND_3 (2*0x7F) /* 2 bytes */
|
|
|
|
u16 band_3_count; /* abs.ofs: 254 */
|
|
|
|
#define EEPROM_REGULATORY_BAND_3_CHANNELS (2*0x80) /* 24 bytes */
|
2007-11-29 04:09:45 +01:00
|
|
|
struct iwl4965_eeprom_channel band_3_channels[12]; /* abs.ofs: 256 */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 5.5 GHz channels 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
|
|
|
|
* (5500-5700MHz)
|
|
|
|
*/
|
2007-10-25 11:15:50 +02:00
|
|
|
#define EEPROM_REGULATORY_BAND_4 (2*0x8C) /* 2 bytes */
|
|
|
|
u16 band_4_count; /* abs.ofs: 280 */
|
|
|
|
#define EEPROM_REGULATORY_BAND_4_CHANNELS (2*0x8D) /* 22 bytes */
|
2007-11-29 04:09:45 +01:00
|
|
|
struct iwl4965_eeprom_channel band_4_channels[11]; /* abs.ofs: 282 */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 5.7 GHz channels 145, 149, 153, 157, 161, 165
|
|
|
|
* (5725-5825MHz)
|
|
|
|
*/
|
2007-10-25 11:15:50 +02:00
|
|
|
#define EEPROM_REGULATORY_BAND_5 (2*0x98) /* 2 bytes */
|
|
|
|
u16 band_5_count; /* abs.ofs: 304 */
|
|
|
|
#define EEPROM_REGULATORY_BAND_5_CHANNELS (2*0x99) /* 12 bytes */
|
2007-11-29 04:09:45 +01:00
|
|
|
struct iwl4965_eeprom_channel band_5_channels[6]; /* abs.ofs: 306 */
|
2007-10-25 11:15:50 +02:00
|
|
|
|
|
|
|
u8 reserved10[2];
|
2007-11-29 04:09:45 +01:00
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* 2.4 GHz FAT channels 1 (5), 2 (6), 3 (7), 4 (8), 5 (9), 6 (10), 7 (11)
|
|
|
|
*
|
|
|
|
* The channel listed is the center of the lower 20 MHz half of the channel.
|
|
|
|
* The overall center frequency is actually 2 channels (10 MHz) above that,
|
|
|
|
* and the upper half of each FAT channel is centered 4 channels (20 MHz) away
|
|
|
|
* from the lower half; e.g. the upper half of FAT channel 1 is channel 5,
|
|
|
|
* and the overall FAT channel width centers on channel 3.
|
|
|
|
*
|
|
|
|
* NOTE: The RXON command uses 20 MHz channel numbers to specify the
|
|
|
|
* control channel to which to tune. RXON also specifies whether the
|
|
|
|
* control channel is the upper or lower half of a FAT channel.
|
|
|
|
*
|
|
|
|
* NOTE: 4965 does not support FAT channels on 2.4 GHz.
|
|
|
|
*/
|
2007-10-25 11:15:50 +02:00
|
|
|
#define EEPROM_REGULATORY_BAND_24_FAT_CHANNELS (2*0xA0) /* 14 bytes */
|
2007-11-29 04:09:45 +01:00
|
|
|
struct iwl4965_eeprom_channel band_24_channels[7]; /* abs.ofs: 320 */
|
2007-10-25 11:15:50 +02:00
|
|
|
u8 reserved11[2];
|
2007-11-29 04:09:45 +01:00
|
|
|
|
|
|
|
/*
|
|
|
|
* 5.2 GHz FAT channels 36 (40), 44 (48), 52 (56), 60 (64),
|
|
|
|
* 100 (104), 108 (112), 116 (120), 124 (128), 132 (136), 149 (153), 157 (161)
|
|
|
|
*/
|
2007-10-25 11:15:50 +02:00
|
|
|
#define EEPROM_REGULATORY_BAND_52_FAT_CHANNELS (2*0xA8) /* 22 bytes */
|
2007-11-29 04:09:45 +01:00
|
|
|
struct iwl4965_eeprom_channel band_52_channels[11]; /* abs.ofs: 336 */
|
2007-10-25 11:15:50 +02:00
|
|
|
u8 reserved12[6];
|
2007-11-29 04:09:45 +01:00
|
|
|
|
|
|
|
/*
|
|
|
|
* 4965 driver requires txpower calibration format version 5 or greater.
|
|
|
|
* Driver does not work with txpower calibration version < 5.
|
|
|
|
* This value is simply a 16-bit number, no major/minor versions here.
|
|
|
|
*/
|
2007-10-25 11:15:50 +02:00
|
|
|
#define EEPROM_CALIB_VERSION_OFFSET (2*0xB6) /* 2 bytes */
|
|
|
|
u16 calib_version; /* abs.ofs: 364 */
|
|
|
|
u8 reserved13[2];
|
2007-11-29 04:09:46 +01:00
|
|
|
u8 reserved14[96]; /* abs.ofs: 368 */
|
2007-11-29 04:09:45 +01:00
|
|
|
|
|
|
|
/*
|
|
|
|
* 4965 Txpower calibration data.
|
|
|
|
*/
|
2007-10-25 11:15:50 +02:00
|
|
|
#define EEPROM_IWL_CALIB_TXPOWER_OFFSET (2*0xE8) /* 48 bytes */
|
2008-01-28 01:41:47 +01:00
|
|
|
struct iwl4965_eeprom_calib_info calib_info; /* abs.ofs: 464 */
|
2007-10-25 11:15:50 +02:00
|
|
|
|
|
|
|
u8 reserved16[140]; /* fill out to full 1024 byte block */
|
|
|
|
|
|
|
|
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
#define IWL_EEPROM_IMAGE_SIZE 1024
|
|
|
|
|
2007-11-29 04:09:45 +01:00
|
|
|
/* End of EEPROM */
|
2007-10-25 11:15:50 +02:00
|
|
|
|
|
|
|
#include "iwl-4965-commands.h"
|
|
|
|
|
|
|
|
#define PCI_LINK_CTRL 0x0F0
|
|
|
|
#define PCI_POWER_SOURCE 0x0C8
|
|
|
|
#define PCI_REG_WUM8 0x0E8
|
|
|
|
#define PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT (0x80000000)
|
|
|
|
|
|
|
|
/*=== CSR (control and status registers) ===*/
|
|
|
|
#define CSR_BASE (0x000)
|
|
|
|
|
|
|
|
#define CSR_SW_VER (CSR_BASE+0x000)
|
|
|
|
#define CSR_HW_IF_CONFIG_REG (CSR_BASE+0x000) /* hardware interface config */
|
|
|
|
#define CSR_INT_COALESCING (CSR_BASE+0x004) /* accum ints, 32-usec units */
|
|
|
|
#define CSR_INT (CSR_BASE+0x008) /* host interrupt status/ack */
|
|
|
|
#define CSR_INT_MASK (CSR_BASE+0x00c) /* host interrupt enable */
|
|
|
|
#define CSR_FH_INT_STATUS (CSR_BASE+0x010) /* busmaster int status/ack*/
|
|
|
|
#define CSR_GPIO_IN (CSR_BASE+0x018) /* read external chip pins */
|
|
|
|
#define CSR_RESET (CSR_BASE+0x020) /* busmaster enable, NMI, etc*/
|
|
|
|
#define CSR_GP_CNTRL (CSR_BASE+0x024)
|
2007-11-29 04:09:52 +01:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Hardware revision info
|
|
|
|
* Bit fields:
|
|
|
|
* 31-8: Reserved
|
|
|
|
* 7-4: Type of device: 0x0 = 4965, 0xd = 3945
|
|
|
|
* 3-2: Revision step: 0 = A, 1 = B, 2 = C, 3 = D
|
|
|
|
* 1-0: "Dash" value, as in A-1, etc.
|
|
|
|
*
|
|
|
|
* NOTE: Revision step affects calculation of CCK txpower for 4965.
|
|
|
|
*/
|
2007-10-25 11:15:50 +02:00
|
|
|
#define CSR_HW_REV (CSR_BASE+0x028)
|
2007-11-29 04:09:52 +01:00
|
|
|
|
|
|
|
/* EEPROM reads */
|
2007-10-25 11:15:50 +02:00
|
|
|
#define CSR_EEPROM_REG (CSR_BASE+0x02c)
|
|
|
|
#define CSR_EEPROM_GP (CSR_BASE+0x030)
|
|
|
|
#define CSR_GP_UCODE (CSR_BASE+0x044)
|
|
|
|
#define CSR_UCODE_DRV_GP1 (CSR_BASE+0x054)
|
|
|
|
#define CSR_UCODE_DRV_GP1_SET (CSR_BASE+0x058)
|
|
|
|
#define CSR_UCODE_DRV_GP1_CLR (CSR_BASE+0x05c)
|
|
|
|
#define CSR_UCODE_DRV_GP2 (CSR_BASE+0x060)
|
|
|
|
#define CSR_GIO_CHICKEN_BITS (CSR_BASE+0x100)
|
2007-11-29 04:09:52 +01:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Indicates hardware rev, to determine CCK backoff for txpower calculation.
|
|
|
|
* Bit fields:
|
|
|
|
* 3-2: 0 = A, 1 = B, 2 = C, 3 = D step
|
|
|
|
*/
|
2007-10-25 11:15:50 +02:00
|
|
|
#define CSR_HW_REV_WA_REG (CSR_BASE+0x22C)
|
|
|
|
|
|
|
|
/* HW I/F configuration */
|
|
|
|
#define CSR_HW_IF_CONFIG_REG_BIT_ALMAGOR_MB (0x00000100)
|
|
|
|
#define CSR_HW_IF_CONFIG_REG_BIT_ALMAGOR_MM (0x00000200)
|
|
|
|
#define CSR_HW_IF_CONFIG_REG_BIT_SKU_MRC (0x00000400)
|
|
|
|
#define CSR_HW_IF_CONFIG_REG_BIT_BOARD_TYPE (0x00000800)
|
|
|
|
#define CSR_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A (0x00000000)
|
|
|
|
#define CSR_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B (0x00001000)
|
|
|
|
#define CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM (0x00200000)
|
|
|
|
|
|
|
|
/* interrupt flags in INTA, set by uCode or hardware (e.g. dma),
|
|
|
|
* acknowledged (reset) by host writing "1" to flagged bits. */
|
|
|
|
#define CSR_INT_BIT_FH_RX (1<<31) /* Rx DMA, cmd responses, FH_INT[17:16] */
|
|
|
|
#define CSR_INT_BIT_HW_ERR (1<<29) /* DMA hardware error FH_INT[31] */
|
|
|
|
#define CSR_INT_BIT_DNLD (1<<28) /* uCode Download */
|
|
|
|
#define CSR_INT_BIT_FH_TX (1<<27) /* Tx DMA FH_INT[1:0] */
|
|
|
|
#define CSR_INT_BIT_MAC_CLK_ACTV (1<<26) /* NIC controller's clock toggled on/off */
|
|
|
|
#define CSR_INT_BIT_SW_ERR (1<<25) /* uCode error */
|
|
|
|
#define CSR_INT_BIT_RF_KILL (1<<7) /* HW RFKILL switch GP_CNTRL[27] toggled */
|
|
|
|
#define CSR_INT_BIT_CT_KILL (1<<6) /* Critical temp (chip too hot) rfkill */
|
|
|
|
#define CSR_INT_BIT_SW_RX (1<<3) /* Rx, command responses, 3945 */
|
|
|
|
#define CSR_INT_BIT_WAKEUP (1<<1) /* NIC controller waking up (pwr mgmt) */
|
|
|
|
#define CSR_INT_BIT_ALIVE (1<<0) /* uCode interrupts once it initializes */
|
|
|
|
|
|
|
|
#define CSR_INI_SET_MASK (CSR_INT_BIT_FH_RX | \
|
|
|
|
CSR_INT_BIT_HW_ERR | \
|
|
|
|
CSR_INT_BIT_FH_TX | \
|
|
|
|
CSR_INT_BIT_SW_ERR | \
|
|
|
|
CSR_INT_BIT_RF_KILL | \
|
|
|
|
CSR_INT_BIT_SW_RX | \
|
|
|
|
CSR_INT_BIT_WAKEUP | \
|
|
|
|
CSR_INT_BIT_ALIVE)
|
|
|
|
|
|
|
|
/* interrupt flags in FH (flow handler) (PCI busmaster DMA) */
|
|
|
|
#define CSR_FH_INT_BIT_ERR (1<<31) /* Error */
|
|
|
|
#define CSR_FH_INT_BIT_HI_PRIOR (1<<30) /* High priority Rx, bypass coalescing */
|
|
|
|
#define CSR_FH_INT_BIT_RX_CHNL2 (1<<18) /* Rx channel 2 (3945 only) */
|
|
|
|
#define CSR_FH_INT_BIT_RX_CHNL1 (1<<17) /* Rx channel 1 */
|
|
|
|
#define CSR_FH_INT_BIT_RX_CHNL0 (1<<16) /* Rx channel 0 */
|
|
|
|
#define CSR_FH_INT_BIT_TX_CHNL6 (1<<6) /* Tx channel 6 (3945 only) */
|
|
|
|
#define CSR_FH_INT_BIT_TX_CHNL1 (1<<1) /* Tx channel 1 */
|
|
|
|
#define CSR_FH_INT_BIT_TX_CHNL0 (1<<0) /* Tx channel 0 */
|
|
|
|
|
|
|
|
#define CSR_FH_INT_RX_MASK (CSR_FH_INT_BIT_HI_PRIOR | \
|
|
|
|
CSR_FH_INT_BIT_RX_CHNL2 | \
|
|
|
|
CSR_FH_INT_BIT_RX_CHNL1 | \
|
|
|
|
CSR_FH_INT_BIT_RX_CHNL0)
|
|
|
|
|
|
|
|
#define CSR_FH_INT_TX_MASK (CSR_FH_INT_BIT_TX_CHNL6 | \
|
|
|
|
CSR_FH_INT_BIT_TX_CHNL1 | \
|
2007-11-24 03:50:20 +01:00
|
|
|
CSR_FH_INT_BIT_TX_CHNL0)
|
2007-10-25 11:15:50 +02:00
|
|
|
|
|
|
|
|
|
|
|
/* RESET */
|
|
|
|
#define CSR_RESET_REG_FLAG_NEVO_RESET (0x00000001)
|
|
|
|
#define CSR_RESET_REG_FLAG_FORCE_NMI (0x00000002)
|
|
|
|
#define CSR_RESET_REG_FLAG_SW_RESET (0x00000080)
|
|
|
|
#define CSR_RESET_REG_FLAG_MASTER_DISABLED (0x00000100)
|
|
|
|
#define CSR_RESET_REG_FLAG_STOP_MASTER (0x00000200)
|
|
|
|
|
|
|
|
/* GP (general purpose) CONTROL */
|
|
|
|
#define CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY (0x00000001)
|
|
|
|
#define CSR_GP_CNTRL_REG_FLAG_INIT_DONE (0x00000004)
|
|
|
|
#define CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ (0x00000008)
|
|
|
|
#define CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP (0x00000010)
|
|
|
|
|
|
|
|
#define CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN (0x00000001)
|
|
|
|
|
|
|
|
#define CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE (0x07000000)
|
|
|
|
#define CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE (0x04000000)
|
|
|
|
#define CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW (0x08000000)
|
|
|
|
|
|
|
|
|
|
|
|
/* EEPROM REG */
|
|
|
|
#define CSR_EEPROM_REG_READ_VALID_MSK (0x00000001)
|
|
|
|
#define CSR_EEPROM_REG_BIT_CMD (0x00000002)
|
|
|
|
|
|
|
|
/* EEPROM GP */
|
|
|
|
#define CSR_EEPROM_GP_VALID_MSK (0x00000006)
|
|
|
|
#define CSR_EEPROM_GP_BAD_SIGNATURE (0x00000000)
|
|
|
|
#define CSR_EEPROM_GP_IF_OWNER_MSK (0x00000180)
|
|
|
|
|
|
|
|
/* UCODE DRV GP */
|
|
|
|
#define CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP (0x00000001)
|
|
|
|
#define CSR_UCODE_SW_BIT_RFKILL (0x00000002)
|
|
|
|
#define CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED (0x00000004)
|
|
|
|
#define CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT (0x00000008)
|
|
|
|
|
|
|
|
/* GPIO */
|
|
|
|
#define CSR_GPIO_IN_BIT_AUX_POWER (0x00000200)
|
|
|
|
#define CSR_GPIO_IN_VAL_VAUX_PWR_SRC (0x00000000)
|
|
|
|
#define CSR_GPIO_IN_VAL_VMAIN_PWR_SRC CSR_GPIO_IN_BIT_AUX_POWER
|
|
|
|
|
|
|
|
/* GI Chicken Bits */
|
|
|
|
#define CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX (0x00800000)
|
|
|
|
#define CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER (0x20000000)
|
|
|
|
|
|
|
|
/*=== HBUS (Host-side Bus) ===*/
|
|
|
|
#define HBUS_BASE (0x400)
|
|
|
|
|
2007-11-29 04:09:52 +01:00
|
|
|
/*
|
|
|
|
* Registers for accessing device's internal SRAM memory (e.g. SCD SRAM
|
|
|
|
* structures, error log, event log, verifying uCode load).
|
|
|
|
* First write to address register, then read from or write to data register
|
|
|
|
* to complete the job. Once the address register is set up, accesses to
|
|
|
|
* data registers auto-increment the address by one dword.
|
|
|
|
* Bit usage for address registers (read or write):
|
|
|
|
* 0-31: memory address within device
|
|
|
|
*/
|
2007-10-25 11:15:50 +02:00
|
|
|
#define HBUS_TARG_MEM_RADDR (HBUS_BASE+0x00c)
|
|
|
|
#define HBUS_TARG_MEM_WADDR (HBUS_BASE+0x010)
|
|
|
|
#define HBUS_TARG_MEM_WDAT (HBUS_BASE+0x018)
|
|
|
|
#define HBUS_TARG_MEM_RDAT (HBUS_BASE+0x01c)
|
2007-11-29 04:09:52 +01:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Registers for accessing device's internal peripheral registers
|
|
|
|
* (e.g. SCD, BSM, etc.). First write to address register,
|
|
|
|
* then read from or write to data register to complete the job.
|
|
|
|
* Bit usage for address registers (read or write):
|
|
|
|
* 0-15: register address (offset) within device
|
|
|
|
* 24-25: (# bytes - 1) to read or write (e.g. 3 for dword)
|
|
|
|
*/
|
2007-10-25 11:15:50 +02:00
|
|
|
#define HBUS_TARG_PRPH_WADDR (HBUS_BASE+0x044)
|
|
|
|
#define HBUS_TARG_PRPH_RADDR (HBUS_BASE+0x048)
|
|
|
|
#define HBUS_TARG_PRPH_WDAT (HBUS_BASE+0x04c)
|
|
|
|
#define HBUS_TARG_PRPH_RDAT (HBUS_BASE+0x050)
|
2007-11-29 04:09:52 +01:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Per-Tx-queue write pointer (index, really!) (3945 and 4965).
|
|
|
|
* Indicates index to next TFD that driver will fill (1 past latest filled).
|
|
|
|
* Bit usage:
|
|
|
|
* 0-7: queue write index (0-255)
|
|
|
|
* 11-8: queue selector (0-15)
|
|
|
|
*/
|
2007-10-25 11:15:50 +02:00
|
|
|
#define HBUS_TARG_WRPTR (HBUS_BASE+0x060)
|
|
|
|
|
|
|
|
#define HBUS_TARG_MBX_C (HBUS_BASE+0x030)
|
|
|
|
|
|
|
|
/*=== FH (data Flow Handler) ===*/
|
|
|
|
#define FH_BASE (0x800)
|
|
|
|
|
|
|
|
#define FH_CBCC_TABLE (FH_BASE+0x140)
|
|
|
|
#define FH_TFDB_TABLE (FH_BASE+0x180)
|
|
|
|
#define FH_RCSR_TABLE (FH_BASE+0x400)
|
|
|
|
#define FH_RSSR_TABLE (FH_BASE+0x4c0)
|
|
|
|
#define FH_TCSR_TABLE (FH_BASE+0x500)
|
|
|
|
#define FH_TSSR_TABLE (FH_BASE+0x680)
|
|
|
|
|
|
|
|
/* TFDB (Transmit Frame Buffer Descriptor) */
|
|
|
|
#define FH_TFDB(_channel, buf) \
|
|
|
|
(FH_TFDB_TABLE+((_channel)*2+(buf))*0x28)
|
|
|
|
#define ALM_FH_TFDB_CHNL_BUF_CTRL_REG(_channel) \
|
|
|
|
(FH_TFDB_TABLE + 0x50 * _channel)
|
|
|
|
/* CBCC _channel is [0,2] */
|
|
|
|
#define FH_CBCC(_channel) (FH_CBCC_TABLE+(_channel)*0x8)
|
|
|
|
#define FH_CBCC_CTRL(_channel) (FH_CBCC(_channel)+0x00)
|
|
|
|
#define FH_CBCC_BASE(_channel) (FH_CBCC(_channel)+0x04)
|
|
|
|
|
|
|
|
/* RCSR _channel is [0,2] */
|
|
|
|
#define FH_RCSR(_channel) (FH_RCSR_TABLE+(_channel)*0x40)
|
|
|
|
#define FH_RCSR_CONFIG(_channel) (FH_RCSR(_channel)+0x00)
|
|
|
|
#define FH_RCSR_RBD_BASE(_channel) (FH_RCSR(_channel)+0x04)
|
|
|
|
#define FH_RCSR_WPTR(_channel) (FH_RCSR(_channel)+0x20)
|
|
|
|
#define FH_RCSR_RPTR_ADDR(_channel) (FH_RCSR(_channel)+0x24)
|
|
|
|
|
|
|
|
#define FH_RSCSR_CHNL0_WPTR (FH_RSCSR_CHNL0_RBDCB_WPTR_REG)
|
|
|
|
|
|
|
|
/* RSSR */
|
|
|
|
#define FH_RSSR_CTRL (FH_RSSR_TABLE+0x000)
|
|
|
|
#define FH_RSSR_STATUS (FH_RSSR_TABLE+0x004)
|
|
|
|
/* TCSR */
|
|
|
|
#define FH_TCSR(_channel) (FH_TCSR_TABLE+(_channel)*0x20)
|
|
|
|
#define FH_TCSR_CONFIG(_channel) (FH_TCSR(_channel)+0x00)
|
|
|
|
#define FH_TCSR_CREDIT(_channel) (FH_TCSR(_channel)+0x04)
|
|
|
|
#define FH_TCSR_BUFF_STTS(_channel) (FH_TCSR(_channel)+0x08)
|
|
|
|
/* TSSR */
|
|
|
|
#define FH_TSSR_CBB_BASE (FH_TSSR_TABLE+0x000)
|
|
|
|
#define FH_TSSR_MSG_CONFIG (FH_TSSR_TABLE+0x008)
|
|
|
|
#define FH_TSSR_TX_STATUS (FH_TSSR_TABLE+0x010)
|
|
|
|
/* 18 - reserved */
|
|
|
|
|
|
|
|
/* card static random access memory (SRAM) for processor data and instructs */
|
|
|
|
#define RTC_INST_LOWER_BOUND (0x000000)
|
|
|
|
#define RTC_DATA_LOWER_BOUND (0x800000)
|
|
|
|
|
|
|
|
|
|
|
|
/* DBM */
|
|
|
|
|
|
|
|
#define ALM_FH_SRVC_CHNL (6)
|
|
|
|
|
|
|
|
#define ALM_FH_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE (20)
|
|
|
|
#define ALM_FH_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH (4)
|
|
|
|
|
|
|
|
#define ALM_FH_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN (0x08000000)
|
|
|
|
|
|
|
|
#define ALM_FH_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE (0x80000000)
|
|
|
|
|
|
|
|
#define ALM_FH_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE (0x20000000)
|
|
|
|
|
|
|
|
#define ALM_FH_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 (0x01000000)
|
|
|
|
|
|
|
|
#define ALM_FH_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST (0x00001000)
|
|
|
|
|
|
|
|
#define ALM_FH_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH (0x00000000)
|
|
|
|
|
|
|
|
#define ALM_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF (0x00000000)
|
|
|
|
#define ALM_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_DRIVER (0x00000001)
|
|
|
|
|
|
|
|
#define ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE_VAL (0x00000000)
|
|
|
|
#define ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL (0x00000008)
|
|
|
|
|
|
|
|
#define ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD (0x00200000)
|
|
|
|
|
|
|
|
#define ALM_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT (0x00000000)
|
|
|
|
|
|
|
|
#define ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE (0x00000000)
|
|
|
|
#define ALM_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE (0x80000000)
|
|
|
|
|
|
|
|
#define ALM_FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID (0x00004000)
|
|
|
|
|
|
|
|
#define ALM_FH_TCSR_CHNL_TX_BUF_STS_REG_BIT_TFDB_WPTR (0x00000001)
|
|
|
|
|
|
|
|
#define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON (0xFF000000)
|
|
|
|
#define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON (0x00FF0000)
|
|
|
|
|
|
|
|
#define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B (0x00000400)
|
|
|
|
|
|
|
|
#define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON (0x00000100)
|
|
|
|
#define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON (0x00000080)
|
|
|
|
|
|
|
|
#define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH (0x00000020)
|
|
|
|
#define ALM_FH_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH (0x00000005)
|
|
|
|
|
|
|
|
#define ALM_TB_MAX_BYTES_COUNT (0xFFF0)
|
|
|
|
|
|
|
|
#define ALM_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_channel) \
|
|
|
|
((1LU << _channel) << 24)
|
|
|
|
#define ALM_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_channel) \
|
|
|
|
((1LU << _channel) << 16)
|
|
|
|
|
|
|
|
#define ALM_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_channel) \
|
|
|
|
(ALM_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_channel) | \
|
|
|
|
ALM_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_channel))
|
|
|
|
#define PCI_CFG_REV_ID_BIT_BASIC_SKU (0x40) /* bit 6 */
|
|
|
|
#define PCI_CFG_REV_ID_BIT_RTP (0x80) /* bit 7 */
|
|
|
|
|
|
|
|
#define HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED (0x00000004)
|
|
|
|
|
|
|
|
#define TFD_QUEUE_MIN 0
|
|
|
|
#define TFD_QUEUE_MAX 6
|
|
|
|
#define TFD_QUEUE_SIZE_MAX (256)
|
|
|
|
|
|
|
|
/* spectrum and channel data structures */
|
|
|
|
#define IWL_NUM_SCAN_RATES (2)
|
|
|
|
|
|
|
|
#define IWL_SCAN_FLAG_24GHZ (1<<0)
|
|
|
|
#define IWL_SCAN_FLAG_52GHZ (1<<1)
|
|
|
|
#define IWL_SCAN_FLAG_ACTIVE (1<<2)
|
|
|
|
#define IWL_SCAN_FLAG_DIRECT (1<<3)
|
|
|
|
|
|
|
|
#define IWL_MAX_CMD_SIZE 1024
|
|
|
|
|
|
|
|
#define IWL_DEFAULT_TX_RETRY 15
|
|
|
|
#define IWL_MAX_TX_RETRY 16
|
|
|
|
|
|
|
|
/*********************************************/
|
|
|
|
|
|
|
|
#define RFD_SIZE 4
|
|
|
|
#define NUM_TFD_CHUNKS 4
|
|
|
|
|
|
|
|
#define RX_QUEUE_SIZE 256
|
|
|
|
#define RX_QUEUE_MASK 255
|
|
|
|
#define RX_QUEUE_SIZE_LOG 8
|
|
|
|
|
|
|
|
/* QoS definitions */
|
|
|
|
|
|
|
|
#define CW_MIN_OFDM 15
|
|
|
|
#define CW_MAX_OFDM 1023
|
|
|
|
#define CW_MIN_CCK 31
|
|
|
|
#define CW_MAX_CCK 1023
|
|
|
|
|
|
|
|
#define QOS_TX0_CW_MIN_OFDM CW_MIN_OFDM
|
|
|
|
#define QOS_TX1_CW_MIN_OFDM CW_MIN_OFDM
|
|
|
|
#define QOS_TX2_CW_MIN_OFDM ((CW_MIN_OFDM + 1) / 2 - 1)
|
|
|
|
#define QOS_TX3_CW_MIN_OFDM ((CW_MIN_OFDM + 1) / 4 - 1)
|
|
|
|
|
|
|
|
#define QOS_TX0_CW_MIN_CCK CW_MIN_CCK
|
|
|
|
#define QOS_TX1_CW_MIN_CCK CW_MIN_CCK
|
|
|
|
#define QOS_TX2_CW_MIN_CCK ((CW_MIN_CCK + 1) / 2 - 1)
|
|
|
|
#define QOS_TX3_CW_MIN_CCK ((CW_MIN_CCK + 1) / 4 - 1)
|
|
|
|
|
|
|
|
#define QOS_TX0_CW_MAX_OFDM CW_MAX_OFDM
|
|
|
|
#define QOS_TX1_CW_MAX_OFDM CW_MAX_OFDM
|
|
|
|
#define QOS_TX2_CW_MAX_OFDM CW_MIN_OFDM
|
|
|
|
#define QOS_TX3_CW_MAX_OFDM ((CW_MIN_OFDM + 1) / 2 - 1)
|
|
|
|
|
|
|
|
#define QOS_TX0_CW_MAX_CCK CW_MAX_CCK
|
|
|
|
#define QOS_TX1_CW_MAX_CCK CW_MAX_CCK
|
|
|
|
#define QOS_TX2_CW_MAX_CCK CW_MIN_CCK
|
|
|
|
#define QOS_TX3_CW_MAX_CCK ((CW_MIN_CCK + 1) / 2 - 1)
|
|
|
|
|
|
|
|
#define QOS_TX0_AIFS 3
|
|
|
|
#define QOS_TX1_AIFS 7
|
|
|
|
#define QOS_TX2_AIFS 2
|
|
|
|
#define QOS_TX3_AIFS 2
|
|
|
|
|
|
|
|
#define QOS_TX0_ACM 0
|
|
|
|
#define QOS_TX1_ACM 0
|
|
|
|
#define QOS_TX2_ACM 0
|
|
|
|
#define QOS_TX3_ACM 0
|
|
|
|
|
|
|
|
#define QOS_TX0_TXOP_LIMIT_CCK 0
|
|
|
|
#define QOS_TX1_TXOP_LIMIT_CCK 0
|
|
|
|
#define QOS_TX2_TXOP_LIMIT_CCK 6016
|
|
|
|
#define QOS_TX3_TXOP_LIMIT_CCK 3264
|
|
|
|
|
|
|
|
#define QOS_TX0_TXOP_LIMIT_OFDM 0
|
|
|
|
#define QOS_TX1_TXOP_LIMIT_OFDM 0
|
|
|
|
#define QOS_TX2_TXOP_LIMIT_OFDM 3008
|
|
|
|
#define QOS_TX3_TXOP_LIMIT_OFDM 1504
|
|
|
|
|
|
|
|
#define DEF_TX0_CW_MIN_OFDM CW_MIN_OFDM
|
|
|
|
#define DEF_TX1_CW_MIN_OFDM CW_MIN_OFDM
|
|
|
|
#define DEF_TX2_CW_MIN_OFDM CW_MIN_OFDM
|
|
|
|
#define DEF_TX3_CW_MIN_OFDM CW_MIN_OFDM
|
|
|
|
|
|
|
|
#define DEF_TX0_CW_MIN_CCK CW_MIN_CCK
|
|
|
|
#define DEF_TX1_CW_MIN_CCK CW_MIN_CCK
|
|
|
|
#define DEF_TX2_CW_MIN_CCK CW_MIN_CCK
|
|
|
|
#define DEF_TX3_CW_MIN_CCK CW_MIN_CCK
|
|
|
|
|
|
|
|
#define DEF_TX0_CW_MAX_OFDM CW_MAX_OFDM
|
|
|
|
#define DEF_TX1_CW_MAX_OFDM CW_MAX_OFDM
|
|
|
|
#define DEF_TX2_CW_MAX_OFDM CW_MAX_OFDM
|
|
|
|
#define DEF_TX3_CW_MAX_OFDM CW_MAX_OFDM
|
|
|
|
|
|
|
|
#define DEF_TX0_CW_MAX_CCK CW_MAX_CCK
|
|
|
|
#define DEF_TX1_CW_MAX_CCK CW_MAX_CCK
|
|
|
|
#define DEF_TX2_CW_MAX_CCK CW_MAX_CCK
|
|
|
|
#define DEF_TX3_CW_MAX_CCK CW_MAX_CCK
|
|
|
|
|
|
|
|
#define DEF_TX0_AIFS (2)
|
|
|
|
#define DEF_TX1_AIFS (2)
|
|
|
|
#define DEF_TX2_AIFS (2)
|
|
|
|
#define DEF_TX3_AIFS (2)
|
|
|
|
|
|
|
|
#define DEF_TX0_ACM 0
|
|
|
|
#define DEF_TX1_ACM 0
|
|
|
|
#define DEF_TX2_ACM 0
|
|
|
|
#define DEF_TX3_ACM 0
|
|
|
|
|
|
|
|
#define DEF_TX0_TXOP_LIMIT_CCK 0
|
|
|
|
#define DEF_TX1_TXOP_LIMIT_CCK 0
|
|
|
|
#define DEF_TX2_TXOP_LIMIT_CCK 0
|
|
|
|
#define DEF_TX3_TXOP_LIMIT_CCK 0
|
|
|
|
|
|
|
|
#define DEF_TX0_TXOP_LIMIT_OFDM 0
|
|
|
|
#define DEF_TX1_TXOP_LIMIT_OFDM 0
|
|
|
|
#define DEF_TX2_TXOP_LIMIT_OFDM 0
|
|
|
|
#define DEF_TX3_TXOP_LIMIT_OFDM 0
|
|
|
|
|
|
|
|
#define QOS_QOS_SETS 3
|
|
|
|
#define QOS_PARAM_SET_ACTIVE 0
|
|
|
|
#define QOS_PARAM_SET_DEF_CCK 1
|
|
|
|
#define QOS_PARAM_SET_DEF_OFDM 2
|
|
|
|
|
|
|
|
#define CTRL_QOS_NO_ACK (0x0020)
|
|
|
|
#define DCT_FLAG_EXT_QOS_ENABLED (0x10)
|
|
|
|
|
|
|
|
#define U32_PAD(n) ((4-(n))&0x3)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Generic queue structure
|
|
|
|
*
|
|
|
|
* Contains common data for Rx and Tx queues
|
|
|
|
*/
|
|
|
|
#define TFD_CTL_COUNT_SET(n) (n<<24)
|
|
|
|
#define TFD_CTL_COUNT_GET(ctl) ((ctl>>24) & 7)
|
|
|
|
#define TFD_CTL_PAD_SET(n) (n<<28)
|
|
|
|
#define TFD_CTL_PAD_GET(ctl) (ctl>>28)
|
|
|
|
|
|
|
|
#define TFD_TX_CMD_SLOTS 256
|
|
|
|
#define TFD_CMD_SLOTS 32
|
|
|
|
|
2008-01-28 01:41:47 +01:00
|
|
|
#define TFD_MAX_PAYLOAD_SIZE (sizeof(struct iwl4965_cmd) - \
|
|
|
|
sizeof(struct iwl4965_cmd_meta))
|
2007-10-25 11:15:50 +02:00
|
|
|
|
|
|
|
/*
|
|
|
|
* RX related structures and functions
|
|
|
|
*/
|
|
|
|
#define RX_FREE_BUFFERS 64
|
|
|
|
#define RX_LOW_WATERMARK 8
|
|
|
|
|
|
|
|
|
2007-09-26 02:54:57 +02:00
|
|
|
#define IWL_RX_BUF_SIZE (4 * 1024)
|
|
|
|
#define IWL_MAX_BSM_SIZE BSM_SRAM_SIZE
|
|
|
|
#define KDR_RTC_INST_UPPER_BOUND (0x018000)
|
|
|
|
#define KDR_RTC_DATA_UPPER_BOUND (0x80A000)
|
|
|
|
#define KDR_RTC_INST_SIZE (KDR_RTC_INST_UPPER_BOUND - RTC_INST_LOWER_BOUND)
|
|
|
|
#define KDR_RTC_DATA_SIZE (KDR_RTC_DATA_UPPER_BOUND - RTC_DATA_LOWER_BOUND)
|
|
|
|
|
|
|
|
#define IWL_MAX_INST_SIZE KDR_RTC_INST_SIZE
|
|
|
|
#define IWL_MAX_DATA_SIZE KDR_RTC_DATA_SIZE
|
|
|
|
|
2008-01-28 01:41:47 +01:00
|
|
|
static inline int iwl4965_hw_valid_rtc_data_addr(u32 addr)
|
2007-09-26 02:54:57 +02:00
|
|
|
{
|
|
|
|
return (addr >= RTC_DATA_LOWER_BOUND) &&
|
|
|
|
(addr < KDR_RTC_DATA_UPPER_BOUND);
|
|
|
|
}
|
|
|
|
|
|
|
|
/********************* START TXPOWER *****************************************/
|
|
|
|
enum {
|
|
|
|
HT_IE_EXT_CHANNEL_NONE = 0,
|
|
|
|
HT_IE_EXT_CHANNEL_ABOVE,
|
|
|
|
HT_IE_EXT_CHANNEL_INVALID,
|
|
|
|
HT_IE_EXT_CHANNEL_BELOW,
|
|
|
|
HT_IE_EXT_CHANNEL_MAX
|
|
|
|
};
|
|
|
|
|
|
|
|
enum {
|
|
|
|
CALIB_CH_GROUP_1 = 0,
|
|
|
|
CALIB_CH_GROUP_2 = 1,
|
|
|
|
CALIB_CH_GROUP_3 = 2,
|
|
|
|
CALIB_CH_GROUP_4 = 3,
|
|
|
|
CALIB_CH_GROUP_5 = 4,
|
|
|
|
CALIB_CH_GROUP_MAX
|
|
|
|
};
|
|
|
|
|
|
|
|
/* Temperature calibration offset is 3% 0C in Kelvin */
|
|
|
|
#define TEMPERATURE_CALIB_KELVIN_OFFSET 8
|
|
|
|
#define TEMPERATURE_CALIB_A_VAL 259
|
|
|
|
|
|
|
|
#define IWL_TX_POWER_TEMPERATURE_MIN (263)
|
|
|
|
#define IWL_TX_POWER_TEMPERATURE_MAX (410)
|
|
|
|
|
|
|
|
#define IWL_TX_POWER_TEMPERATURE_OUT_OF_RANGE(t) \
|
|
|
|
(((t) < IWL_TX_POWER_TEMPERATURE_MIN) || \
|
|
|
|
((t) > IWL_TX_POWER_TEMPERATURE_MAX))
|
|
|
|
|
|
|
|
#define IWL_TX_POWER_ILLEGAL_TEMPERATURE (300)
|
|
|
|
|
|
|
|
#define IWL_TX_POWER_TEMPERATURE_DIFFERENCE (2)
|
|
|
|
|
|
|
|
#define IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION (6)
|
|
|
|
|
|
|
|
#define IWL_TX_POWER_TARGET_POWER_MIN (0) /* 0 dBm = 1 milliwatt */
|
|
|
|
#define IWL_TX_POWER_TARGET_POWER_MAX (16) /* 16 dBm */
|
|
|
|
|
|
|
|
/* timeout equivalent to 3 minutes */
|
|
|
|
#define IWL_TX_POWER_TIMELIMIT_NOCALIB 1800000000
|
|
|
|
|
|
|
|
#define IWL_TX_POWER_CCK_COMPENSATION (9)
|
|
|
|
|
|
|
|
#define MIN_TX_GAIN_INDEX (0)
|
|
|
|
#define MIN_TX_GAIN_INDEX_52GHZ_EXT (-9)
|
|
|
|
#define MAX_TX_GAIN_INDEX_52GHZ (98)
|
|
|
|
#define MIN_TX_GAIN_52GHZ (98)
|
|
|
|
#define MAX_TX_GAIN_INDEX_24GHZ (98)
|
|
|
|
#define MIN_TX_GAIN_24GHZ (98)
|
|
|
|
#define MAX_TX_GAIN (0)
|
|
|
|
#define MAX_TX_GAIN_52GHZ_EXT (-9)
|
|
|
|
|
|
|
|
#define IWL_TX_POWER_DEFAULT_REGULATORY_24 (34)
|
|
|
|
#define IWL_TX_POWER_DEFAULT_REGULATORY_52 (34)
|
|
|
|
#define IWL_TX_POWER_REGULATORY_MIN (0)
|
|
|
|
#define IWL_TX_POWER_REGULATORY_MAX (34)
|
|
|
|
#define IWL_TX_POWER_DEFAULT_SATURATION_24 (38)
|
|
|
|
#define IWL_TX_POWER_DEFAULT_SATURATION_52 (38)
|
|
|
|
#define IWL_TX_POWER_SATURATION_MIN (20)
|
|
|
|
#define IWL_TX_POWER_SATURATION_MAX (50)
|
|
|
|
|
|
|
|
/* dv *0.4 = dt; so that 5 degrees temperature diff equals
|
|
|
|
* 12.5 in voltage diff */
|
|
|
|
#define IWL_TX_TEMPERATURE_UPDATE_LIMIT 9
|
|
|
|
|
|
|
|
#define IWL_INVALID_CHANNEL (0xffffffff)
|
|
|
|
#define IWL_TX_POWER_REGITRY_BIT (2)
|
|
|
|
|
|
|
|
#define MIN_IWL_TX_POWER_CALIB_DUR (100)
|
|
|
|
#define IWL_CCK_FROM_OFDM_POWER_DIFF (-5)
|
|
|
|
#define IWL_CCK_FROM_OFDM_INDEX_DIFF (9)
|
|
|
|
|
|
|
|
/* Number of entries in the gain table */
|
|
|
|
#define POWER_GAIN_NUM_ENTRIES 78
|
|
|
|
#define TX_POW_MAX_SESSION_NUM 5
|
|
|
|
/* timeout equivalent to 3 minutes */
|
|
|
|
#define TX_IWL_TIMELIMIT_NOCALIB 1800000000
|
|
|
|
|
|
|
|
/* Kedron TX_CALIB_STATES */
|
|
|
|
#define IWL_TX_CALIB_STATE_SEND_TX 0x00000001
|
|
|
|
#define IWL_TX_CALIB_WAIT_TX_RESPONSE 0x00000002
|
|
|
|
#define IWL_TX_CALIB_ENABLED 0x00000004
|
|
|
|
#define IWL_TX_CALIB_XVT_ON 0x00000008
|
|
|
|
#define IWL_TX_CALIB_TEMPERATURE_CORRECT 0x00000010
|
|
|
|
#define IWL_TX_CALIB_WORKING_WITH_XVT 0x00000020
|
|
|
|
#define IWL_TX_CALIB_XVT_PERIODICAL 0x00000040
|
|
|
|
|
|
|
|
#define NUM_IWL_TX_CALIB_SETTINS 5 /* Number of tx correction groups */
|
|
|
|
|
|
|
|
#define IWL_MIN_POWER_IN_VP_TABLE 1 /* 0.5dBm multiplied by 2 */
|
|
|
|
#define IWL_MAX_POWER_IN_VP_TABLE 40 /* 20dBm - multiplied by 2 (because
|
|
|
|
* entries are for each 0.5dBm) */
|
|
|
|
#define IWL_STEP_IN_VP_TABLE 1 /* 0.5dB - multiplied by 2 */
|
|
|
|
#define IWL_NUM_POINTS_IN_VPTABLE \
|
|
|
|
(1 + IWL_MAX_POWER_IN_VP_TABLE - IWL_MIN_POWER_IN_VP_TABLE)
|
|
|
|
|
|
|
|
#define MIN_TX_GAIN_INDEX (0)
|
|
|
|
#define MAX_TX_GAIN_INDEX_52GHZ (98)
|
|
|
|
#define MIN_TX_GAIN_52GHZ (98)
|
|
|
|
#define MAX_TX_GAIN_INDEX_24GHZ (98)
|
|
|
|
#define MIN_TX_GAIN_24GHZ (98)
|
|
|
|
#define MAX_TX_GAIN (0)
|
|
|
|
|
|
|
|
/* First and last channels of all groups */
|
|
|
|
#define CALIB_IWL_TX_ATTEN_GR1_FCH 34
|
|
|
|
#define CALIB_IWL_TX_ATTEN_GR1_LCH 43
|
|
|
|
#define CALIB_IWL_TX_ATTEN_GR2_FCH 44
|
|
|
|
#define CALIB_IWL_TX_ATTEN_GR2_LCH 70
|
|
|
|
#define CALIB_IWL_TX_ATTEN_GR3_FCH 71
|
|
|
|
#define CALIB_IWL_TX_ATTEN_GR3_LCH 124
|
|
|
|
#define CALIB_IWL_TX_ATTEN_GR4_FCH 125
|
|
|
|
#define CALIB_IWL_TX_ATTEN_GR4_LCH 200
|
|
|
|
#define CALIB_IWL_TX_ATTEN_GR5_FCH 1
|
|
|
|
#define CALIB_IWL_TX_ATTEN_GR5_LCH 20
|
|
|
|
|
|
|
|
|
2008-01-28 01:41:47 +01:00
|
|
|
union iwl4965_tx_power_dual_stream {
|
2007-09-26 02:54:57 +02:00
|
|
|
struct {
|
|
|
|
u8 radio_tx_gain[2];
|
|
|
|
u8 dsp_predis_atten[2];
|
|
|
|
} s;
|
|
|
|
u32 dw;
|
|
|
|
};
|
|
|
|
|
|
|
|
/********************* END TXPOWER *****************************************/
|
|
|
|
|
|
|
|
/* HT flags */
|
|
|
|
#define RXON_FLG_CTRL_CHANNEL_LOC_POS (22)
|
|
|
|
#define RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK __constant_cpu_to_le32(0x1<<22)
|
|
|
|
|
|
|
|
#define RXON_FLG_HT_OPERATING_MODE_POS (23)
|
|
|
|
|
|
|
|
#define RXON_FLG_HT_PROT_MSK __constant_cpu_to_le32(0x1<<23)
|
|
|
|
#define RXON_FLG_FAT_PROT_MSK __constant_cpu_to_le32(0x2<<23)
|
|
|
|
|
|
|
|
#define RXON_FLG_CHANNEL_MODE_POS (25)
|
|
|
|
#define RXON_FLG_CHANNEL_MODE_MSK __constant_cpu_to_le32(0x3<<25)
|
|
|
|
#define RXON_FLG_CHANNEL_MODE_PURE_40_MSK __constant_cpu_to_le32(0x1<<25)
|
|
|
|
#define RXON_FLG_CHANNEL_MODE_MIXED_MSK __constant_cpu_to_le32(0x2<<25)
|
|
|
|
|
|
|
|
#define RXON_RX_CHAIN_DRIVER_FORCE_MSK __constant_cpu_to_le16(0x1<<0)
|
|
|
|
#define RXON_RX_CHAIN_VALID_MSK __constant_cpu_to_le16(0x7<<1)
|
|
|
|
#define RXON_RX_CHAIN_VALID_POS (1)
|
|
|
|
#define RXON_RX_CHAIN_FORCE_SEL_MSK __constant_cpu_to_le16(0x7<<4)
|
|
|
|
#define RXON_RX_CHAIN_FORCE_SEL_POS (4)
|
|
|
|
#define RXON_RX_CHAIN_FORCE_MIMO_SEL_MSK __constant_cpu_to_le16(0x7<<7)
|
|
|
|
#define RXON_RX_CHAIN_FORCE_MIMO_SEL_POS (7)
|
|
|
|
#define RXON_RX_CHAIN_CNT_MSK __constant_cpu_to_le16(0x3<<10)
|
|
|
|
#define RXON_RX_CHAIN_CNT_POS (10)
|
|
|
|
#define RXON_RX_CHAIN_MIMO_CNT_MSK __constant_cpu_to_le16(0x3<<12)
|
|
|
|
#define RXON_RX_CHAIN_MIMO_CNT_POS (12)
|
|
|
|
#define RXON_RX_CHAIN_MIMO_FORCE_MSK __constant_cpu_to_le16(0x1<<14)
|
|
|
|
#define RXON_RX_CHAIN_MIMO_FORCE_POS (14)
|
|
|
|
|
|
|
|
|
|
|
|
#define MCS_DUP_6M_PLCP 0x20
|
|
|
|
|
|
|
|
/* OFDM HT rate masks */
|
|
|
|
/* ***************************************** */
|
|
|
|
#define R_MCS_6M_MSK 0x1
|
|
|
|
#define R_MCS_12M_MSK 0x2
|
|
|
|
#define R_MCS_18M_MSK 0x4
|
|
|
|
#define R_MCS_24M_MSK 0x8
|
|
|
|
#define R_MCS_36M_MSK 0x10
|
|
|
|
#define R_MCS_48M_MSK 0x20
|
|
|
|
#define R_MCS_54M_MSK 0x40
|
|
|
|
#define R_MCS_60M_MSK 0x80
|
|
|
|
#define R_MCS_12M_DUAL_MSK 0x100
|
|
|
|
#define R_MCS_24M_DUAL_MSK 0x200
|
|
|
|
#define R_MCS_36M_DUAL_MSK 0x400
|
|
|
|
#define R_MCS_48M_DUAL_MSK 0x800
|
|
|
|
|
|
|
|
/* Flow Handler Definitions */
|
|
|
|
|
|
|
|
/**********************/
|
|
|
|
/* Addresses */
|
|
|
|
/**********************/
|
|
|
|
|
|
|
|
#define FH_MEM_LOWER_BOUND (0x1000)
|
|
|
|
#define FH_MEM_UPPER_BOUND (0x1EF0)
|
|
|
|
|
|
|
|
#define IWL_FH_REGS_LOWER_BOUND (0x1000)
|
|
|
|
#define IWL_FH_REGS_UPPER_BOUND (0x2000)
|
|
|
|
|
|
|
|
#define IWL_FH_KW_MEM_ADDR_REG (FH_MEM_LOWER_BOUND + 0x97C)
|
|
|
|
|
|
|
|
/* CBBC Area - Circular buffers base address cache pointers table */
|
|
|
|
#define FH_MEM_CBBC_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0x9D0)
|
|
|
|
#define FH_MEM_CBBC_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xA10)
|
|
|
|
/* queues 0 - 15 */
|
|
|
|
#define FH_MEM_CBBC_QUEUE(x) (FH_MEM_CBBC_LOWER_BOUND + (x) * 0x4)
|
|
|
|
|
|
|
|
/* RSCSR Area */
|
|
|
|
#define FH_MEM_RSCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xBC0)
|
|
|
|
#define FH_MEM_RSCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xC00)
|
|
|
|
#define FH_MEM_RSCSR_CHNL0 (FH_MEM_RSCSR_LOWER_BOUND)
|
|
|
|
|
|
|
|
#define FH_RSCSR_CHNL0_STTS_WPTR_REG (FH_MEM_RSCSR_CHNL0)
|
|
|
|
#define FH_RSCSR_CHNL0_RBDCB_BASE_REG (FH_MEM_RSCSR_CHNL0 + 0x004)
|
|
|
|
#define FH_RSCSR_CHNL0_RBDCB_WPTR_REG (FH_MEM_RSCSR_CHNL0 + 0x008)
|
|
|
|
|
|
|
|
/* RCSR Area - Registers address map */
|
|
|
|
#define FH_MEM_RCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC00)
|
|
|
|
#define FH_MEM_RCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xCC0)
|
|
|
|
#define FH_MEM_RCSR_CHNL0 (FH_MEM_RCSR_LOWER_BOUND)
|
|
|
|
|
|
|
|
#define FH_MEM_RCSR_CHNL0_CONFIG_REG (FH_MEM_RCSR_CHNL0)
|
|
|
|
|
|
|
|
/* RSSR Area - Rx shared ctrl & status registers */
|
|
|
|
#define FH_MEM_RSSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC40)
|
|
|
|
#define FH_MEM_RSSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xD00)
|
|
|
|
#define FH_MEM_RSSR_SHARED_CTRL_REG (FH_MEM_RSSR_LOWER_BOUND)
|
|
|
|
#define FH_MEM_RSSR_RX_STATUS_REG (FH_MEM_RSSR_LOWER_BOUND + 0x004)
|
|
|
|
#define FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV (FH_MEM_RSSR_LOWER_BOUND + 0x008)
|
|
|
|
|
|
|
|
/* TCSR */
|
|
|
|
#define IWL_FH_TCSR_LOWER_BOUND (IWL_FH_REGS_LOWER_BOUND + 0xD00)
|
|
|
|
#define IWL_FH_TCSR_UPPER_BOUND (IWL_FH_REGS_LOWER_BOUND + 0xE60)
|
|
|
|
|
|
|
|
#define IWL_FH_TCSR_CHNL_NUM (7)
|
|
|
|
#define IWL_FH_TCSR_CHNL_TX_CONFIG_REG(_chnl) \
|
|
|
|
(IWL_FH_TCSR_LOWER_BOUND + 0x20 * _chnl)
|
|
|
|
|
|
|
|
/* TSSR Area - Tx shared status registers */
|
|
|
|
/* TSSR */
|
|
|
|
#define IWL_FH_TSSR_LOWER_BOUND (IWL_FH_REGS_LOWER_BOUND + 0xEA0)
|
|
|
|
#define IWL_FH_TSSR_UPPER_BOUND (IWL_FH_REGS_LOWER_BOUND + 0xEC0)
|
|
|
|
|
|
|
|
#define IWL_FH_TSSR_TX_MSG_CONFIG_REG (IWL_FH_TSSR_LOWER_BOUND + 0x008)
|
|
|
|
#define IWL_FH_TSSR_TX_STATUS_REG (IWL_FH_TSSR_LOWER_BOUND + 0x010)
|
|
|
|
|
|
|
|
#define IWL_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON (0xFF000000)
|
|
|
|
#define IWL_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON (0x00FF0000)
|
|
|
|
|
|
|
|
#define IWL_FH_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_64B (0x00000000)
|
|
|
|
#define IWL_FH_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B (0x00000400)
|
|
|
|
#define IWL_FH_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_256B (0x00000800)
|
|
|
|
#define IWL_FH_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_512B (0x00000C00)
|
|
|
|
|
|
|
|
#define IWL_FH_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON (0x00000100)
|
|
|
|
#define IWL_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON (0x00000080)
|
|
|
|
|
|
|
|
#define IWL_FH_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH (0x00000020)
|
|
|
|
#define IWL_FH_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH (0x00000005)
|
|
|
|
|
|
|
|
#define IWL_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_chnl) \
|
|
|
|
((1 << (_chnl)) << 24)
|
|
|
|
#define IWL_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_chnl) \
|
|
|
|
((1 << (_chnl)) << 16)
|
|
|
|
|
|
|
|
#define IWL_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_chnl) \
|
|
|
|
(IWL_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_chnl) | \
|
|
|
|
IWL_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_chnl))
|
|
|
|
|
|
|
|
/* TCSR: tx_config register values */
|
|
|
|
#define IWL_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF (0x00000000)
|
|
|
|
#define IWL_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_DRIVER (0x00000001)
|
|
|
|
#define IWL_FH_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_ARC (0x00000002)
|
|
|
|
|
|
|
|
#define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE_VAL (0x00000000)
|
|
|
|
#define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL (0x00000008)
|
|
|
|
|
|
|
|
#define IWL_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_NOINT (0x00000000)
|
|
|
|
#define IWL_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD (0x00100000)
|
|
|
|
#define IWL_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD (0x00200000)
|
|
|
|
|
|
|
|
#define IWL_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT (0x00000000)
|
|
|
|
#define IWL_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_ENDTFD (0x00400000)
|
|
|
|
#define IWL_FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_IFTFD (0x00800000)
|
|
|
|
|
|
|
|
#define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE (0x00000000)
|
|
|
|
#define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE_EOF (0x40000000)
|
|
|
|
#define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE (0x80000000)
|
|
|
|
|
|
|
|
#define IWL_FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_EMPTY (0x00000000)
|
|
|
|
#define IWL_FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_WAIT (0x00002000)
|
|
|
|
#define IWL_FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID (0x00000003)
|
|
|
|
|
|
|
|
#define IWL_FH_TCSR_CHNL_TX_BUF_STS_REG_BIT_TFDB_WPTR (0x00000001)
|
|
|
|
|
|
|
|
#define IWL_FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM (20)
|
|
|
|
#define IWL_FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX (12)
|
|
|
|
|
|
|
|
/* RCSR: channel 0 rx_config register defines */
|
|
|
|
#define FH_RCSR_CHNL0_RX_CONFIG_DMA_CHNL_EN_MASK (0xC0000000) /* bits 30-31 */
|
|
|
|
#define FH_RCSR_CHNL0_RX_CONFIG_RBDBC_SIZE_MASK (0x00F00000) /* bits 20-23 */
|
|
|
|
#define FH_RCSR_CHNL0_RX_CONFIG_RB_SIZE_MASK (0x00030000) /* bits 16-17 */
|
|
|
|
#define FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MASK (0x00008000) /* bit 15 */
|
|
|
|
#define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_MASK (0x00001000) /* bit 12 */
|
|
|
|
#define FH_RCSR_CHNL0_RX_CONFIG_RB_TIMEOUT_MASK (0x00000FF0) /* bit 4-11 */
|
|
|
|
|
|
|
|
#define FH_RCSR_RX_CONFIG_RBDCB_SIZE_BITSHIFT (20)
|
|
|
|
#define FH_RCSR_RX_CONFIG_RB_SIZE_BITSHIFT (16)
|
|
|
|
|
|
|
|
/* RCSR: rx_config register values */
|
|
|
|
#define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_VAL (0x00000000)
|
|
|
|
#define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_EOF_VAL (0x40000000)
|
|
|
|
#define FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL (0x80000000)
|
|
|
|
|
|
|
|
#define IWL_FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K (0x00000000)
|
|
|
|
|
|
|
|
/* RCSR channel 0 config register values */
|
|
|
|
#define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_NO_INT_VAL (0x00000000)
|
|
|
|
#define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL (0x00001000)
|
|
|
|
|
|
|
|
/* RSCSR: defs used in normal mode */
|
|
|
|
#define FH_RSCSR_CHNL0_RBDCB_WPTR_MASK (0x00000FFF) /* bits 0-11 */
|
|
|
|
|
|
|
|
#define SCD_WIN_SIZE 64
|
|
|
|
#define SCD_FRAME_LIMIT 64
|
|
|
|
|
|
|
|
/* SRAM structures */
|
|
|
|
#define SCD_CONTEXT_DATA_OFFSET 0x380
|
|
|
|
#define SCD_TX_STTS_BITMAP_OFFSET 0x400
|
|
|
|
#define SCD_TRANSLATE_TBL_OFFSET 0x500
|
|
|
|
#define SCD_CONTEXT_QUEUE_OFFSET(x) (SCD_CONTEXT_DATA_OFFSET + ((x) * 8))
|
|
|
|
#define SCD_TRANSLATE_TBL_OFFSET_QUEUE(x) \
|
|
|
|
((SCD_TRANSLATE_TBL_OFFSET + ((x) * 2)) & 0xfffffffc)
|
|
|
|
|
|
|
|
#define SCD_TXFACT_REG_TXFIFO_MASK(lo, hi) \
|
|
|
|
((1<<(hi))|((1<<(hi))-(1<<(lo))))
|
|
|
|
|
|
|
|
|
|
|
|
#define SCD_MODE_REG_BIT_SEARCH_MODE (1<<0)
|
|
|
|
#define SCD_MODE_REG_BIT_SBYP_MODE (1<<1)
|
|
|
|
|
|
|
|
#define SCD_TXFIFO_POS_TID (0)
|
|
|
|
#define SCD_TXFIFO_POS_RA (4)
|
|
|
|
#define SCD_QUEUE_STTS_REG_POS_ACTIVE (0)
|
|
|
|
#define SCD_QUEUE_STTS_REG_POS_TXF (1)
|
|
|
|
#define SCD_QUEUE_STTS_REG_POS_WSL (5)
|
|
|
|
#define SCD_QUEUE_STTS_REG_POS_SCD_ACK (8)
|
|
|
|
#define SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN (10)
|
|
|
|
#define SCD_QUEUE_STTS_REG_MSK (0x0007FC00)
|
|
|
|
|
|
|
|
#define SCD_QUEUE_RA_TID_MAP_RATID_MSK (0x01FF)
|
|
|
|
|
|
|
|
#define SCD_QUEUE_CTX_REG1_WIN_SIZE_POS (0)
|
|
|
|
#define SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK (0x0000007F)
|
|
|
|
#define SCD_QUEUE_CTX_REG1_CREDIT_POS (8)
|
|
|
|
#define SCD_QUEUE_CTX_REG1_CREDIT_MSK (0x00FFFF00)
|
|
|
|
#define SCD_QUEUE_CTX_REG1_SUPER_CREDIT_POS (24)
|
|
|
|
#define SCD_QUEUE_CTX_REG1_SUPER_CREDIT_MSK (0xFF000000)
|
|
|
|
#define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS (16)
|
|
|
|
#define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK (0x007F0000)
|
|
|
|
|
|
|
|
#define CSR_HW_IF_CONFIG_REG_BIT_KEDRON_R (0x00000010)
|
|
|
|
#define CSR_HW_IF_CONFIG_REG_MSK_BOARD_VER (0x00000C00)
|
|
|
|
#define CSR_HW_IF_CONFIG_REG_BIT_MAC_SI (0x00000100)
|
|
|
|
#define CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI (0x00000200)
|
|
|
|
|
2008-01-28 01:41:47 +01:00
|
|
|
static inline u8 iwl4965_hw_get_rate(__le32 rate_n_flags)
|
2007-09-26 02:54:57 +02:00
|
|
|
{
|
|
|
|
return le32_to_cpu(rate_n_flags) & 0xFF;
|
|
|
|
}
|
2008-01-28 01:41:47 +01:00
|
|
|
static inline u16 iwl4965_hw_get_rate_n_flags(__le32 rate_n_flags)
|
2007-09-26 02:54:57 +02:00
|
|
|
{
|
|
|
|
return le32_to_cpu(rate_n_flags) & 0xFFFF;
|
|
|
|
}
|
2008-01-28 01:41:47 +01:00
|
|
|
static inline __le32 iwl4965_hw_set_rate_n_flags(u8 rate, u16 flags)
|
2007-09-26 02:54:57 +02:00
|
|
|
{
|
|
|
|
return cpu_to_le32(flags|(u16)rate);
|
|
|
|
}
|
|
|
|
|
2008-01-28 01:41:47 +01:00
|
|
|
struct iwl4965_tfd_frame_data {
|
2007-09-26 02:54:57 +02:00
|
|
|
__le32 tb1_addr;
|
|
|
|
|
|
|
|
__le32 val1;
|
|
|
|
/* __le32 ptb1_32_35:4; */
|
|
|
|
#define IWL_tb1_addr_hi_POS 0
|
|
|
|
#define IWL_tb1_addr_hi_LEN 4
|
|
|
|
#define IWL_tb1_addr_hi_SYM val1
|
|
|
|
/* __le32 tb_len1:12; */
|
|
|
|
#define IWL_tb1_len_POS 4
|
|
|
|
#define IWL_tb1_len_LEN 12
|
|
|
|
#define IWL_tb1_len_SYM val1
|
|
|
|
/* __le32 ptb2_0_15:16; */
|
|
|
|
#define IWL_tb2_addr_lo16_POS 16
|
|
|
|
#define IWL_tb2_addr_lo16_LEN 16
|
|
|
|
#define IWL_tb2_addr_lo16_SYM val1
|
|
|
|
|
|
|
|
__le32 val2;
|
|
|
|
/* __le32 ptb2_16_35:20; */
|
|
|
|
#define IWL_tb2_addr_hi20_POS 0
|
|
|
|
#define IWL_tb2_addr_hi20_LEN 20
|
|
|
|
#define IWL_tb2_addr_hi20_SYM val2
|
|
|
|
/* __le32 tb_len2:12; */
|
|
|
|
#define IWL_tb2_len_POS 20
|
|
|
|
#define IWL_tb2_len_LEN 12
|
|
|
|
#define IWL_tb2_len_SYM val2
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
2008-01-28 01:41:47 +01:00
|
|
|
struct iwl4965_tfd_frame {
|
2007-09-26 02:54:57 +02:00
|
|
|
__le32 val0;
|
|
|
|
/* __le32 rsvd1:24; */
|
|
|
|
/* __le32 num_tbs:5; */
|
|
|
|
#define IWL_num_tbs_POS 24
|
|
|
|
#define IWL_num_tbs_LEN 5
|
|
|
|
#define IWL_num_tbs_SYM val0
|
|
|
|
/* __le32 rsvd2:1; */
|
|
|
|
/* __le32 padding:2; */
|
2008-01-28 01:41:47 +01:00
|
|
|
struct iwl4965_tfd_frame_data pa[10];
|
2007-09-26 02:54:57 +02:00
|
|
|
__le32 reserved;
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
#define IWL4965_MAX_WIN_SIZE 64
|
|
|
|
#define IWL4965_QUEUE_SIZE 256
|
|
|
|
#define IWL4965_NUM_FIFOS 7
|
|
|
|
#define IWL_MAX_NUM_QUEUES 16
|
|
|
|
|
|
|
|
struct iwl4965_queue_byte_cnt_entry {
|
|
|
|
__le16 val;
|
|
|
|
/* __le16 byte_cnt:12; */
|
|
|
|
#define IWL_byte_cnt_POS 0
|
|
|
|
#define IWL_byte_cnt_LEN 12
|
|
|
|
#define IWL_byte_cnt_SYM val
|
|
|
|
/* __le16 rsvd:4; */
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
|
|
|
struct iwl4965_sched_queue_byte_cnt_tbl {
|
|
|
|
struct iwl4965_queue_byte_cnt_entry tfd_offset[IWL4965_QUEUE_SIZE +
|
|
|
|
IWL4965_MAX_WIN_SIZE];
|
|
|
|
u8 dont_care[1024 -
|
|
|
|
(IWL4965_QUEUE_SIZE + IWL4965_MAX_WIN_SIZE) *
|
|
|
|
sizeof(__le16)];
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
2008-01-28 01:41:47 +01:00
|
|
|
/* Base physical address of iwl4965_shared is provided to KDR_SCD_DRAM_BASE_ADDR
|
|
|
|
* and &iwl4965_shared.val0 is provided to FH_RSCSR_CHNL0_STTS_WPTR_REG */
|
|
|
|
struct iwl4965_shared {
|
2007-09-26 02:54:57 +02:00
|
|
|
struct iwl4965_sched_queue_byte_cnt_tbl
|
|
|
|
queues_byte_cnt_tbls[IWL_MAX_NUM_QUEUES];
|
|
|
|
__le32 val0;
|
|
|
|
|
|
|
|
/* __le32 rb_closed_stts_rb_num:12; */
|
|
|
|
#define IWL_rb_closed_stts_rb_num_POS 0
|
|
|
|
#define IWL_rb_closed_stts_rb_num_LEN 12
|
|
|
|
#define IWL_rb_closed_stts_rb_num_SYM val0
|
|
|
|
/* __le32 rsrv1:4; */
|
|
|
|
/* __le32 rb_closed_stts_rx_frame_num:12; */
|
|
|
|
#define IWL_rb_closed_stts_rx_frame_num_POS 16
|
|
|
|
#define IWL_rb_closed_stts_rx_frame_num_LEN 12
|
|
|
|
#define IWL_rb_closed_stts_rx_frame_num_SYM val0
|
|
|
|
/* __le32 rsrv2:4; */
|
|
|
|
|
|
|
|
__le32 val1;
|
|
|
|
/* __le32 frame_finished_stts_rb_num:12; */
|
|
|
|
#define IWL_frame_finished_stts_rb_num_POS 0
|
|
|
|
#define IWL_frame_finished_stts_rb_num_LEN 12
|
|
|
|
#define IWL_frame_finished_stts_rb_num_SYM val1
|
|
|
|
/* __le32 rsrv3:4; */
|
|
|
|
/* __le32 frame_finished_stts_rx_frame_num:12; */
|
|
|
|
#define IWL_frame_finished_stts_rx_frame_num_POS 16
|
|
|
|
#define IWL_frame_finished_stts_rx_frame_num_LEN 12
|
|
|
|
#define IWL_frame_finished_stts_rx_frame_num_SYM val1
|
|
|
|
/* __le32 rsrv4:4; */
|
|
|
|
|
|
|
|
__le32 padding1; /* so that allocation will be aligned to 16B */
|
|
|
|
__le32 padding2;
|
|
|
|
} __attribute__ ((packed));
|
|
|
|
|
2008-01-28 01:41:47 +01:00
|
|
|
#endif /* __iwl4965_4965_hw_h__ */
|