2007-10-22 01:41:41 +02:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2006, Intel Corporation.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms and conditions of the GNU General Public License,
|
|
|
|
* version 2, as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License along with
|
|
|
|
* this program; if not, write to the Free Software Foundation, Inc., 59 Temple
|
|
|
|
* Place - Suite 330, Boston, MA 02111-1307 USA.
|
|
|
|
*
|
|
|
|
* Copyright (C) Ashok Raj <ashok.raj@intel.com>
|
|
|
|
* Copyright (C) Shaohua Li <shaohua.li@intel.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __DMAR_H__
|
|
|
|
#define __DMAR_H__
|
|
|
|
|
|
|
|
#include <linux/acpi.h>
|
|
|
|
#include <linux/types.h>
|
2007-10-22 01:41:49 +02:00
|
|
|
#include <linux/msi.h>
|
2007-10-22 01:41:41 +02:00
|
|
|
|
2007-10-22 01:41:49 +02:00
|
|
|
#ifdef CONFIG_DMAR
|
|
|
|
struct intel_iommu;
|
|
|
|
|
2008-02-08 13:18:39 +01:00
|
|
|
extern const char *dmar_get_fault_reason(u8 fault_reason);
|
2007-10-22 01:41:54 +02:00
|
|
|
|
|
|
|
/* Can't use the common MSI interrupt functions
|
|
|
|
* since DMAR is not a pci device
|
|
|
|
*/
|
|
|
|
extern void dmar_msi_unmask(unsigned int irq);
|
|
|
|
extern void dmar_msi_mask(unsigned int irq);
|
|
|
|
extern void dmar_msi_read(int irq, struct msi_msg *msg);
|
|
|
|
extern void dmar_msi_write(int irq, struct msi_msg *msg);
|
|
|
|
extern int dmar_set_interrupt(struct intel_iommu *iommu);
|
|
|
|
extern int arch_setup_dmar_msi(unsigned int irq);
|
|
|
|
|
2007-10-22 01:41:49 +02:00
|
|
|
/* Intel IOMMU detection and initialization functions */
|
|
|
|
extern void detect_intel_iommu(void);
|
|
|
|
extern int intel_iommu_init(void);
|
2007-10-22 01:41:41 +02:00
|
|
|
|
|
|
|
extern int dmar_table_init(void);
|
|
|
|
extern int early_dmar_detect(void);
|
|
|
|
|
|
|
|
extern struct list_head dmar_drhd_units;
|
|
|
|
extern struct list_head dmar_rmrr_units;
|
|
|
|
|
|
|
|
struct dmar_drhd_unit {
|
|
|
|
struct list_head list; /* list of drhd units */
|
|
|
|
u64 reg_base_addr; /* register base address*/
|
|
|
|
struct pci_dev **devices; /* target device array */
|
|
|
|
int devices_cnt; /* target device count */
|
|
|
|
u8 ignored:1; /* ignore drhd */
|
|
|
|
u8 include_all:1;
|
|
|
|
struct intel_iommu *iommu;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct dmar_rmrr_unit {
|
|
|
|
struct list_head list; /* list of rmrr units */
|
|
|
|
u64 base_address; /* reserved base address*/
|
|
|
|
u64 end_address; /* reserved end address */
|
|
|
|
struct pci_dev **devices; /* target devices */
|
|
|
|
int devices_cnt; /* target device count */
|
|
|
|
};
|
|
|
|
|
2007-10-22 01:41:49 +02:00
|
|
|
#define for_each_drhd_unit(drhd) \
|
|
|
|
list_for_each_entry(drhd, &dmar_drhd_units, list)
|
|
|
|
#define for_each_rmrr_units(rmrr) \
|
|
|
|
list_for_each_entry(rmrr, &dmar_rmrr_units, list)
|
|
|
|
#else
|
|
|
|
static inline void detect_intel_iommu(void)
|
|
|
|
{
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
static inline int intel_iommu_init(void)
|
|
|
|
{
|
|
|
|
return -ENODEV;
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif /* !CONFIG_DMAR */
|
2007-10-22 01:41:41 +02:00
|
|
|
#endif /* __DMAR_H__ */
|