[ARM] basic support for the Marvell Orion SoC family
The Marvell Orion is a family of ARM SoCs with a DDR/DDR2 memory
controller, 10/100/1000 ethernet MAC, and USB 2.0 interfaces,
and, depending on the specific model, PCI-E interface, PCI-X
interface, SATA controllers, crypto unit, SPI interface, SDIO
interface, device bus, NAND controller, DMA engine and/or XOR
engine.
This contains the basic structure and architecture register definitions.
Signed-off-by: Tzachi Perelstein <tzachi@marvell.com>
Reviewed-by: Nicolas Pitre <nico@marvell.com>
Reviewed-by: Lennert Buytenhek <buytenh@marvell.com>
Acked-by: Russell King <rmk+kernel@arm.linux.org.uk>
2007-10-23 21:14:41 +02:00
|
|
|
/*
|
|
|
|
* include/asm-arm/arch-orion/io.h
|
|
|
|
*
|
|
|
|
* Tzachi Perelstein <tzachi@marvell.com>
|
|
|
|
*
|
|
|
|
* This file is licensed under the terms of the GNU General Public
|
|
|
|
* License version 2. This program is licensed "as is" without any
|
|
|
|
* warranty of any kind, whether express or implied.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __ASM_ARM_ARCH_IO_H
|
|
|
|
#define __ASM_ARM_ARCH_IO_H
|
|
|
|
|
|
|
|
#include "orion.h"
|
|
|
|
|
|
|
|
#define IO_SPACE_LIMIT 0xffffffff
|
|
|
|
#define IO_SPACE_REMAP ORION_PCI_SYS_IO_BASE
|
|
|
|
|
2008-03-27 19:51:41 +01:00
|
|
|
static inline void __iomem *
|
|
|
|
__arch_ioremap(unsigned long paddr, size_t size, unsigned int mtype)
|
|
|
|
{
|
|
|
|
void __iomem *retval;
|
|
|
|
|
|
|
|
if (mtype == MT_DEVICE && size && paddr >= ORION_REGS_PHYS_BASE &&
|
|
|
|
paddr + size <= ORION_REGS_PHYS_BASE + ORION_REGS_SIZE) {
|
|
|
|
retval = (void __iomem *)ORION_REGS_VIRT_BASE +
|
|
|
|
(paddr - ORION_REGS_PHYS_BASE);
|
|
|
|
} else {
|
|
|
|
retval = __arm_ioremap(paddr, size, mtype);
|
|
|
|
}
|
|
|
|
|
|
|
|
return retval;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
__arch_iounmap(void __iomem *addr)
|
|
|
|
{
|
|
|
|
if (addr < (void __iomem *)ORION_REGS_VIRT_BASE ||
|
|
|
|
addr >= (void __iomem *)(ORION_REGS_VIRT_BASE + ORION_REGS_SIZE))
|
|
|
|
__iounmap(addr);
|
|
|
|
}
|
|
|
|
|
[ARM] basic support for the Marvell Orion SoC family
The Marvell Orion is a family of ARM SoCs with a DDR/DDR2 memory
controller, 10/100/1000 ethernet MAC, and USB 2.0 interfaces,
and, depending on the specific model, PCI-E interface, PCI-X
interface, SATA controllers, crypto unit, SPI interface, SDIO
interface, device bus, NAND controller, DMA engine and/or XOR
engine.
This contains the basic structure and architecture register definitions.
Signed-off-by: Tzachi Perelstein <tzachi@marvell.com>
Reviewed-by: Nicolas Pitre <nico@marvell.com>
Reviewed-by: Lennert Buytenhek <buytenh@marvell.com>
Acked-by: Russell King <rmk+kernel@arm.linux.org.uk>
2007-10-23 21:14:41 +02:00
|
|
|
static inline void __iomem *__io(unsigned long addr)
|
|
|
|
{
|
|
|
|
return (void __iomem *)addr;
|
|
|
|
}
|
|
|
|
|
2008-03-27 19:51:41 +01:00
|
|
|
#define __arch_ioremap(p, s, m) __arch_ioremap(p, s, m)
|
|
|
|
#define __arch_iounmap(a) __arch_iounmap(a)
|
[ARM] basic support for the Marvell Orion SoC family
The Marvell Orion is a family of ARM SoCs with a DDR/DDR2 memory
controller, 10/100/1000 ethernet MAC, and USB 2.0 interfaces,
and, depending on the specific model, PCI-E interface, PCI-X
interface, SATA controllers, crypto unit, SPI interface, SDIO
interface, device bus, NAND controller, DMA engine and/or XOR
engine.
This contains the basic structure and architecture register definitions.
Signed-off-by: Tzachi Perelstein <tzachi@marvell.com>
Reviewed-by: Nicolas Pitre <nico@marvell.com>
Reviewed-by: Lennert Buytenhek <buytenh@marvell.com>
Acked-by: Russell King <rmk+kernel@arm.linux.org.uk>
2007-10-23 21:14:41 +02:00
|
|
|
#define __io(a) __io(a)
|
|
|
|
#define __mem_pci(a) (a)
|
|
|
|
|
2008-03-27 19:51:41 +01:00
|
|
|
|
|
|
|
/*****************************************************************************
|
|
|
|
* Helpers to access Orion registers
|
|
|
|
****************************************************************************/
|
|
|
|
#define orion_read(r) __raw_readl(r)
|
|
|
|
#define orion_write(r, val) __raw_writel(val, r)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* These are not preempt-safe. Locks, if needed, must be taken
|
|
|
|
* care of by the caller.
|
|
|
|
*/
|
|
|
|
#define orion_setbits(r, mask) orion_write((r), orion_read(r) | (mask))
|
|
|
|
#define orion_clrbits(r, mask) orion_write((r), orion_read(r) & ~(mask))
|
|
|
|
|
|
|
|
|
[ARM] basic support for the Marvell Orion SoC family
The Marvell Orion is a family of ARM SoCs with a DDR/DDR2 memory
controller, 10/100/1000 ethernet MAC, and USB 2.0 interfaces,
and, depending on the specific model, PCI-E interface, PCI-X
interface, SATA controllers, crypto unit, SPI interface, SDIO
interface, device bus, NAND controller, DMA engine and/or XOR
engine.
This contains the basic structure and architecture register definitions.
Signed-off-by: Tzachi Perelstein <tzachi@marvell.com>
Reviewed-by: Nicolas Pitre <nico@marvell.com>
Reviewed-by: Lennert Buytenhek <buytenh@marvell.com>
Acked-by: Russell King <rmk+kernel@arm.linux.org.uk>
2007-10-23 21:14:41 +02:00
|
|
|
#endif
|