2008-07-03 11:24:40 +02:00
|
|
|
/*
|
|
|
|
* linux/arch/arm/mach-omap2/mcbsp.c
|
|
|
|
*
|
|
|
|
* Copyright (C) 2008 Instituto Nokia de Tecnologia
|
|
|
|
* Contact: Eduardo Valentin <eduardo.valentin@indt.org.br>
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* Multichannel mode not supported.
|
|
|
|
*/
|
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/clk.h>
|
|
|
|
#include <linux/err.h>
|
|
|
|
#include <linux/io.h>
|
|
|
|
#include <linux/platform_device.h>
|
|
|
|
|
2009-01-15 12:09:51 +01:00
|
|
|
#include <mach/irqs.h>
|
2008-08-05 17:14:15 +02:00
|
|
|
#include <mach/dma.h>
|
[ARM] fix AT91, davinci, h720x, ks8695, msm, mx2, mx3, netx, omap1, omap2, pxa, s3c
arch/arm/mach-at91/at91cap9.c:337: error: 'NR_AIC_IRQS' undeclared here (not in a function)
arch/arm/mach-at91/at91rm9200.c:301: error: 'NR_AIC_IRQS' undeclared here (not in a function)
arch/arm/mach-at91/at91sam9260.c:351: error: 'NR_AIC_IRQS' undeclared here (not in a function)
arch/arm/mach-at91/at91sam9261.c:287: error: 'NR_AIC_IRQS' undeclared here (not in a function)
arch/arm/mach-at91/at91sam9263.c:312: error: 'NR_AIC_IRQS' undeclared here (not in a function)
arch/arm/mach-at91/at91sam9rl.c:304: error: 'NR_AIC_IRQS' undeclared here (not in a function)
arch/arm/mach-h720x/h7202-eval.c:38: error: implicit declaration of function 'IRQ_CHAINED_GPIOB'
arch/arm/mach-ks8695/devices.c:46: error: 'KS8695_IRQ_WAN_RX_STATUS' undeclared here (not in a function)
arch/arm/mach-msm/devices.c:28: error: 'INT_UART1' undeclared here (not in a function)
arch/arm/mach-mx2/devices.c:233: error: 'MXC_GPIO_IRQ_START' undeclared here (not in a function)
arch/arm/mach-mx3/devices.c:128: error: 'MXC_GPIO_IRQ_START' undeclared here (not in a function)
arch/arm/mach-omap1/mcbsp.c:140: error: 'INT_730_McBSP1RX' undeclared here (not in a function)
arch/arm/mach-omap1/mcbsp.c:165: error: 'INT_McBSP1RX' undeclared here (not in a function)
arch/arm/mach-omap1/mcbsp.c:200: error: 'INT_McBSP1RX' undeclared here (not in a function)
arch/arm/mach-omap2/board-apollon.c:286: error: implicit declaration of function 'omap_set_gpio_direction'
arch/arm/mach-omap2/mcbsp.c:154: error: 'INT_24XX_MCBSP1_IRQ_RX' undeclared here (not in a function)
arch/arm/mach-omap2/mcbsp.c:181: error: 'INT_24XX_MCBSP1_IRQ_RX' undeclared here (not in a function)
arch/arm/mach-pxa/e350.c:36: error: 'IRQ_BOARD_START' undeclared here (not in a function)
arch/arm/plat-s3c/dev-i2c0.c:32: error: 'IRQ_IIC' undeclared here (not in a function)
...
Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
2009-01-08 11:01:47 +01:00
|
|
|
#include <mach/irqs.h>
|
2008-08-05 17:14:15 +02:00
|
|
|
#include <mach/mux.h>
|
|
|
|
#include <mach/cpu.h>
|
|
|
|
#include <mach/mcbsp.h>
|
2008-07-03 11:24:40 +02:00
|
|
|
|
|
|
|
static void omap2_mcbsp2_mux_setup(void)
|
|
|
|
{
|
|
|
|
omap_cfg_reg(Y15_24XX_MCBSP2_CLKX);
|
|
|
|
omap_cfg_reg(R14_24XX_MCBSP2_FSX);
|
|
|
|
omap_cfg_reg(W15_24XX_MCBSP2_DR);
|
|
|
|
omap_cfg_reg(V15_24XX_MCBSP2_DX);
|
|
|
|
omap_cfg_reg(V14_24XX_GPIO117);
|
|
|
|
/*
|
|
|
|
* TODO: Need to add MUX settings for OMAP 2430 SDP
|
|
|
|
*/
|
|
|
|
}
|
|
|
|
|
|
|
|
static void omap2_mcbsp_request(unsigned int id)
|
|
|
|
{
|
|
|
|
if (cpu_is_omap2420() && (id == OMAP_MCBSP2))
|
|
|
|
omap2_mcbsp2_mux_setup();
|
|
|
|
}
|
|
|
|
|
|
|
|
static struct omap_mcbsp_ops omap2_mcbsp_ops = {
|
|
|
|
.request = omap2_mcbsp_request,
|
|
|
|
};
|
|
|
|
|
2008-10-08 09:01:40 +02:00
|
|
|
#ifdef CONFIG_ARCH_OMAP2420
|
|
|
|
static struct omap_mcbsp_platform_data omap2420_mcbsp_pdata[] = {
|
2008-07-03 11:24:40 +02:00
|
|
|
{
|
2008-09-04 00:46:18 +02:00
|
|
|
.phys_base = OMAP24XX_MCBSP1_BASE,
|
2008-07-03 11:24:40 +02:00
|
|
|
.dma_rx_sync = OMAP24XX_DMA_MCBSP1_RX,
|
|
|
|
.dma_tx_sync = OMAP24XX_DMA_MCBSP1_TX,
|
|
|
|
.rx_irq = INT_24XX_MCBSP1_IRQ_RX,
|
|
|
|
.tx_irq = INT_24XX_MCBSP1_IRQ_TX,
|
|
|
|
.ops = &omap2_mcbsp_ops,
|
|
|
|
},
|
|
|
|
{
|
2008-09-04 00:46:18 +02:00
|
|
|
.phys_base = OMAP24XX_MCBSP2_BASE,
|
2008-07-03 11:24:40 +02:00
|
|
|
.dma_rx_sync = OMAP24XX_DMA_MCBSP2_RX,
|
|
|
|
.dma_tx_sync = OMAP24XX_DMA_MCBSP2_TX,
|
|
|
|
.rx_irq = INT_24XX_MCBSP2_IRQ_RX,
|
|
|
|
.tx_irq = INT_24XX_MCBSP2_IRQ_TX,
|
|
|
|
.ops = &omap2_mcbsp_ops,
|
|
|
|
},
|
|
|
|
};
|
2008-10-08 09:01:40 +02:00
|
|
|
#define OMAP2420_MCBSP_PDATA_SZ ARRAY_SIZE(omap2420_mcbsp_pdata)
|
2008-07-03 11:24:40 +02:00
|
|
|
#else
|
2008-10-08 09:01:40 +02:00
|
|
|
#define omap2420_mcbsp_pdata NULL
|
|
|
|
#define OMAP2420_MCBSP_PDATA_SZ 0
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_ARCH_OMAP2430
|
|
|
|
static struct omap_mcbsp_platform_data omap2430_mcbsp_pdata[] = {
|
|
|
|
{
|
|
|
|
.phys_base = OMAP24XX_MCBSP1_BASE,
|
|
|
|
.dma_rx_sync = OMAP24XX_DMA_MCBSP1_RX,
|
|
|
|
.dma_tx_sync = OMAP24XX_DMA_MCBSP1_TX,
|
|
|
|
.rx_irq = INT_24XX_MCBSP1_IRQ_RX,
|
|
|
|
.tx_irq = INT_24XX_MCBSP1_IRQ_TX,
|
|
|
|
.ops = &omap2_mcbsp_ops,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.phys_base = OMAP24XX_MCBSP2_BASE,
|
|
|
|
.dma_rx_sync = OMAP24XX_DMA_MCBSP2_RX,
|
|
|
|
.dma_tx_sync = OMAP24XX_DMA_MCBSP2_TX,
|
|
|
|
.rx_irq = INT_24XX_MCBSP2_IRQ_RX,
|
|
|
|
.tx_irq = INT_24XX_MCBSP2_IRQ_TX,
|
|
|
|
.ops = &omap2_mcbsp_ops,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.phys_base = OMAP2430_MCBSP3_BASE,
|
|
|
|
.dma_rx_sync = OMAP24XX_DMA_MCBSP3_RX,
|
|
|
|
.dma_tx_sync = OMAP24XX_DMA_MCBSP3_TX,
|
|
|
|
.rx_irq = INT_24XX_MCBSP3_IRQ_RX,
|
|
|
|
.tx_irq = INT_24XX_MCBSP3_IRQ_TX,
|
|
|
|
.ops = &omap2_mcbsp_ops,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.phys_base = OMAP2430_MCBSP4_BASE,
|
|
|
|
.dma_rx_sync = OMAP24XX_DMA_MCBSP4_RX,
|
|
|
|
.dma_tx_sync = OMAP24XX_DMA_MCBSP4_TX,
|
|
|
|
.rx_irq = INT_24XX_MCBSP4_IRQ_RX,
|
|
|
|
.tx_irq = INT_24XX_MCBSP4_IRQ_TX,
|
|
|
|
.ops = &omap2_mcbsp_ops,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.phys_base = OMAP2430_MCBSP5_BASE,
|
|
|
|
.dma_rx_sync = OMAP24XX_DMA_MCBSP5_RX,
|
|
|
|
.dma_tx_sync = OMAP24XX_DMA_MCBSP5_TX,
|
|
|
|
.rx_irq = INT_24XX_MCBSP5_IRQ_RX,
|
|
|
|
.tx_irq = INT_24XX_MCBSP5_IRQ_TX,
|
|
|
|
.ops = &omap2_mcbsp_ops,
|
|
|
|
},
|
|
|
|
};
|
|
|
|
#define OMAP2430_MCBSP_PDATA_SZ ARRAY_SIZE(omap2430_mcbsp_pdata)
|
|
|
|
#else
|
|
|
|
#define omap2430_mcbsp_pdata NULL
|
|
|
|
#define OMAP2430_MCBSP_PDATA_SZ 0
|
2008-07-03 11:24:40 +02:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_ARCH_OMAP34XX
|
|
|
|
static struct omap_mcbsp_platform_data omap34xx_mcbsp_pdata[] = {
|
|
|
|
{
|
2008-09-04 00:46:18 +02:00
|
|
|
.phys_base = OMAP34XX_MCBSP1_BASE,
|
2008-07-03 11:24:40 +02:00
|
|
|
.dma_rx_sync = OMAP24XX_DMA_MCBSP1_RX,
|
|
|
|
.dma_tx_sync = OMAP24XX_DMA_MCBSP1_TX,
|
|
|
|
.rx_irq = INT_24XX_MCBSP1_IRQ_RX,
|
|
|
|
.tx_irq = INT_24XX_MCBSP1_IRQ_TX,
|
|
|
|
.ops = &omap2_mcbsp_ops,
|
|
|
|
},
|
|
|
|
{
|
2008-09-04 00:46:18 +02:00
|
|
|
.phys_base = OMAP34XX_MCBSP2_BASE,
|
2008-07-03 11:24:40 +02:00
|
|
|
.dma_rx_sync = OMAP24XX_DMA_MCBSP2_RX,
|
|
|
|
.dma_tx_sync = OMAP24XX_DMA_MCBSP2_TX,
|
|
|
|
.rx_irq = INT_24XX_MCBSP2_IRQ_RX,
|
|
|
|
.tx_irq = INT_24XX_MCBSP2_IRQ_TX,
|
|
|
|
.ops = &omap2_mcbsp_ops,
|
|
|
|
},
|
2008-10-08 09:01:40 +02:00
|
|
|
{
|
|
|
|
.phys_base = OMAP34XX_MCBSP3_BASE,
|
|
|
|
.dma_rx_sync = OMAP24XX_DMA_MCBSP3_RX,
|
|
|
|
.dma_tx_sync = OMAP24XX_DMA_MCBSP3_TX,
|
|
|
|
.rx_irq = INT_24XX_MCBSP3_IRQ_RX,
|
|
|
|
.tx_irq = INT_24XX_MCBSP3_IRQ_TX,
|
|
|
|
.ops = &omap2_mcbsp_ops,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.phys_base = OMAP34XX_MCBSP4_BASE,
|
|
|
|
.dma_rx_sync = OMAP24XX_DMA_MCBSP4_RX,
|
|
|
|
.dma_tx_sync = OMAP24XX_DMA_MCBSP4_TX,
|
|
|
|
.rx_irq = INT_24XX_MCBSP4_IRQ_RX,
|
|
|
|
.tx_irq = INT_24XX_MCBSP4_IRQ_TX,
|
|
|
|
.ops = &omap2_mcbsp_ops,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.phys_base = OMAP34XX_MCBSP5_BASE,
|
|
|
|
.dma_rx_sync = OMAP24XX_DMA_MCBSP5_RX,
|
|
|
|
.dma_tx_sync = OMAP24XX_DMA_MCBSP5_TX,
|
|
|
|
.rx_irq = INT_24XX_MCBSP5_IRQ_RX,
|
|
|
|
.tx_irq = INT_24XX_MCBSP5_IRQ_TX,
|
|
|
|
.ops = &omap2_mcbsp_ops,
|
|
|
|
},
|
2008-07-03 11:24:40 +02:00
|
|
|
};
|
|
|
|
#define OMAP34XX_MCBSP_PDATA_SZ ARRAY_SIZE(omap34xx_mcbsp_pdata)
|
|
|
|
#else
|
|
|
|
#define omap34xx_mcbsp_pdata NULL
|
|
|
|
#define OMAP34XX_MCBSP_PDATA_SZ 0
|
|
|
|
#endif
|
|
|
|
|
2008-10-08 09:01:39 +02:00
|
|
|
static int __init omap2_mcbsp_init(void)
|
2008-07-03 11:24:40 +02:00
|
|
|
{
|
2008-10-08 09:01:40 +02:00
|
|
|
if (cpu_is_omap2420())
|
|
|
|
omap_mcbsp_count = OMAP2420_MCBSP_PDATA_SZ;
|
|
|
|
if (cpu_is_omap2430())
|
|
|
|
omap_mcbsp_count = OMAP2430_MCBSP_PDATA_SZ;
|
2008-10-08 09:01:39 +02:00
|
|
|
if (cpu_is_omap34xx())
|
|
|
|
omap_mcbsp_count = OMAP34XX_MCBSP_PDATA_SZ;
|
|
|
|
|
|
|
|
mcbsp_ptr = kzalloc(omap_mcbsp_count * sizeof(struct omap_mcbsp *),
|
|
|
|
GFP_KERNEL);
|
|
|
|
if (!mcbsp_ptr)
|
|
|
|
return -ENOMEM;
|
|
|
|
|
2008-10-08 09:01:40 +02:00
|
|
|
if (cpu_is_omap2420())
|
|
|
|
omap_mcbsp_register_board_cfg(omap2420_mcbsp_pdata,
|
|
|
|
OMAP2420_MCBSP_PDATA_SZ);
|
|
|
|
if (cpu_is_omap2430())
|
|
|
|
omap_mcbsp_register_board_cfg(omap2430_mcbsp_pdata,
|
|
|
|
OMAP2430_MCBSP_PDATA_SZ);
|
2008-10-08 09:01:40 +02:00
|
|
|
if (cpu_is_omap34xx())
|
|
|
|
omap_mcbsp_register_board_cfg(omap34xx_mcbsp_pdata,
|
|
|
|
OMAP34XX_MCBSP_PDATA_SZ);
|
2008-07-03 11:24:40 +02:00
|
|
|
|
|
|
|
return omap_mcbsp_init();
|
|
|
|
}
|
|
|
|
arch_initcall(omap2_mcbsp_init);
|